

### Features

- Precision Low Voltage Monitoring
- 200-ms (typical) Reset Timeout
- Watchdog Timer with 1.6-sec Timeout
- Manual Reset Input
- Reset Output Stage
- Push-Pull Active-Low
- Low-Power Consumption: 2.2 µA
- Guaranteed Reset Output valid to  $V_{CC}$  = 1 V
- Power Supply Glitch Immunity
- Specified from -40°C to +125°C
- SOT23-5 Package

# Applications

- Microprocessor Systems
- Computers
- Controllers
- Intelligent Instruments
- Portable Equipment

## Description

The TPV6823 is a supervisory circuit that monitors power supply voltage levels and provides a power-on reset signal.

It also has an on-chip watchdog timer, which can give out a reset signal if the microprocessor fails to strobe the watchdog timer within a preset timeout period.

A reset signal can also be asserted by an external manual reset input.

The reset and watchdog timeout periods are fixed at 200 ms (typical) and 1.6 sec (typical) respectively.

The TPV6823 is available in the SOT23-5 package and typically consumes only 2.2  $\mu A,$  suitable for low-power and portable applications.

# **Typical Application Circuit**





# **Table of Contents**

| Features                                        | 1  |
|-------------------------------------------------|----|
| Applications                                    | 1  |
| Description                                     | 1  |
| Typical Application Circuit                     | 1  |
| Product Family Table                            |    |
| Revision History                                | 3  |
| Pin Configuration and Functions                 | 4  |
| Specifications                                  | 5  |
| Absolute Maximum Ratings                        | 5  |
| ESD, Electrostatic Discharge Protection         | 5  |
| Thermal Information                             | 5  |
| Electrical Characteristics                      | 6  |
| Typical Performance Characteristics             | 8  |
| Typical Performance Characteristics (continued) | 9  |
| Detailed Description                            | 10 |
| Overview                                        |    |
| Functional Block Diagram                        | 10 |
| Feature Description                             | 11 |
| Application and Implementation                  | 12 |
| Application Information                         |    |
| Typical Application                             | 12 |
| Tape and Reel Information                       | 13 |
| Package Outline Dimensions                      | 14 |
| SOT23-5                                         | 14 |
| Order Information                               | 15 |
| IMPORTANT NOTICE AND DISCLAIMER                 | 16 |



# **Product Family Table**

| Order Number               | Threshold Voltage (V) | Marking<br>Information | Package |
|----------------------------|-----------------------|------------------------|---------|
| TPV6823V-TR                | 1.58                  | V1V                    | SOT23-5 |
| TPV6823W-TR <sup>(1)</sup> | 1.67                  | V1W                    | SOT23-5 |
| TPV6823Y-TR                | 2.19                  | V1Y                    | SOT23-5 |
| TPV6823Z-TR <sup>(1)</sup> | 2.32                  | V1Z                    | SOT23-5 |
| TPV6823R-TR                | 2.63                  | V1R                    | SOT23-5 |
| TPV6823S-TR                | 2.93                  | V1S                    | SOT23-5 |
| TPV6823T-TR <sup>(1)</sup> | 3.08                  | V1T                    | SOT23-5 |
| TPV6823M-TR <sup>(1)</sup> | 4.38                  | V1M                    | SOT23-5 |
| TPV6823L-TR <sup>(1)</sup> | 4.63                  | V1L                    | SOT23-5 |

(1) For future products, contact the 3PEAK factory for more information and samples.

## **Revision History**

| Date       | Revision | Notes                                                                                                                                                                                                                                                                                                |  |  |  |
|------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 2018-12-10 | Rev.A.0  | First release version.                                                                                                                                                                                                                                                                               |  |  |  |
| 2019-04-15 | Rev.A.1  | pdated package POD information.                                                                                                                                                                                                                                                                      |  |  |  |
| 2019-05-28 | Rev.A.2  | dded WDI pulse interval spec.                                                                                                                                                                                                                                                                        |  |  |  |
| 2021-08-26 | Rev.A.3  | Jpdated Format and added Application Note.                                                                                                                                                                                                                                                           |  |  |  |
| 2021-11-22 | Rev.A.4  | Corrected POD.                                                                                                                                                                                                                                                                                       |  |  |  |
| 2023-10-09 | Rev.A.5  | <ul> <li>Updated datasheet format.</li> <li>Added note in Product family table.</li> <li>Corrected I<sub>CC</sub> max (@V<sub>CC</sub> = 5 V) to 25µA, V<sub>TH</sub> max value of TPV6823Y to 2.28 V.</li> <li>Updated reset timing diagram.</li> <li>Removed power up/down restriction.</li> </ul> |  |  |  |
| 2024-09-17 | Rev.A.6  | Corrected td_MR to 400 ns, $\overline{MR}$ pull up resistance to 65 k $\Omega$ , I <sub>WDI</sub> to 50 µA and -36 µA (@V <sub>CC</sub> = 3.6 V)                                                                                                                                                     |  |  |  |



# **Pin Configuration and Functions**



#### Table 1. Pin Functions: TPV6823

| Р   | in    | 1/0 | Description                                                                                                                                                                                                                         |
|-----|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | Name  | I/O | Description                                                                                                                                                                                                                         |
| 1   | RESET | о   | Active-Low Reset Push-Pull Output Stage. Asserted whenever $V_{CC}$ is below the reset threshold, $V_{TH}.$                                                                                                                         |
| 2   | GND   | -   | Ground.                                                                                                                                                                                                                             |
| 3   | MR    | I   | Manual Reset Input. This is an active-low input, which, when forced low for at least 1 $\mu$ s, generates a reset. It features a 65-k $\Omega$ internal pull-up.                                                                    |
| 4   | WDI   | I   | Watchdog Input. The watchdog input generates a reset if the voltage on the pin remains low or high for the duration of the watchdog timeout. The timer is cleared if a logic transition occurs on this pin or a reset is generated. |
| 5   | VCC   | _   | Power Supply Voltage Monitored.                                                                                                                                                                                                     |



## **Specifications**

#### **Absolute Maximum Ratings**

|                  | Parameter                           | Min  | Мах | Unit |
|------------------|-------------------------------------|------|-----|------|
| Input Voltage    | VCC                                 | -0.3 | 6   | V    |
| Output Current   | RESET                               |      | 20  | mA   |
| TJ               | Maximum Junction Temperature        | -40  | 125 | °C   |
| T <sub>STG</sub> | Storage Temperature Range           | -65  | 150 | °C   |
| TL               | Lead Temperature (Soldering 10 sec) |      | 260 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

(2) This data was taken with the JEDEC low effective thermal conductivity test board.

(3) This data was taken with the JEDEC standard multilayer test boards.

#### ESD, Electrostatic Discharge Protection

|     | Parameter                | Condition                             | Minimum Level | Unit |
|-----|--------------------------|---------------------------------------|---------------|------|
| HBM | Human Body Model ESD     | ANSI/ESDA/JEDEC JS-001 (1)            | 4             | kV   |
| CDM | Charged Device Model ESD | ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | 2             | kV   |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### Thermal Information

| Package Type | θ <sub>JA</sub> | θյς | Unit |
|--------------|-----------------|-----|------|
| SOT23-5      | 128             | 67  | °C/W |



#### **Electrical Characteristics**

All test conditions:  $V_{CC}$  = 1.53 V to 5.5 V,  $T_A$  = -40°C to +125°C, unless otherwise noted.

| Parameter                      |                                    | Conditions             | Min                                                      | Тур                      | Max                            | Unit         |            |
|--------------------------------|------------------------------------|------------------------|----------------------------------------------------------|--------------------------|--------------------------------|--------------|------------|
| Supply                         | Voltage and Current                |                        |                                                          |                          |                                |              |            |
| Vcc                            | VCC Operating Voltage Rai          | nge                    |                                                          | 1                        |                                | 5.5          | V          |
| 1                              | cc Supply Current                  |                        | WDI and MR unconnected<br>(V <sub>CC</sub> = 1.8 V)      |                          | 2.2                            | 10           | μA         |
| I <sub>CC</sub> Supply Current |                                    |                        | WDI and MR unconnected (V <sub>CC</sub> = 5 V)           |                          | 6                              | 25           | μA         |
|                                |                                    | TPV6823V               |                                                          | 1.51                     | 1.58                           | 1.63         | V          |
|                                |                                    | TPV6823W               |                                                          | 1.62                     | 1.67                           | 1.71         | V          |
|                                |                                    | TPV6823Y               |                                                          | 2.12                     | 2.19                           | 2.28         | V          |
|                                |                                    | TPV6823Z               |                                                          | 2.25                     | 2.32                           | 2.38         | V          |
| Vth                            | Reset Threshold Voltage            | TPV6823R               |                                                          | 2.55                     | 2.63                           | 2.70         | V          |
|                                |                                    | TPV6823S               |                                                          | 2.85                     | 2.93                           | 3.00         | V          |
|                                |                                    | TPV6823T               |                                                          | 3.00                     | 3.08                           | 3.15         | V          |
|                                |                                    | TPV6823M               |                                                          | 4.25                     | 4.38                           | 4.5          | V          |
|                                |                                    | TPV6823L               |                                                          | 4.5                      | 4.63                           | 4.75         | V          |
|                                | Reset Threshold Temperatu          | ure Coefficient        |                                                          |                          | 60                             |              | ppm/°<br>C |
| V <sub>HYS</sub>               | Reset Threshold Hysteresis         |                        |                                                          |                          | $2 \times \frac{V_{TH}}{1000}$ |              | mV         |
| t <sub>RD</sub>                | VCC To Reset Delay                 |                        | V <sub>TH</sub> – V <sub>CC</sub> = 100 mV               |                          | 20                             |              | μs         |
| t <sub>RP</sub>                | Reset Timeout Period               |                        |                                                          | 140                      | 200                            | 280          | ms         |
| Vol                            | Reset Output Voltage Low           | (Push-Pull)            | V <sub>CC</sub> ≥ 1 V, I <sub>SINK</sub> = 50 µA         |                          |                                | 0.3          | V          |
| V <sub>он</sub>                | Reset Output Voltage High<br>Only) | (Push-Pull             | V <sub>CC</sub> ≥ 1.8 V, I <sub>SOURCE</sub> = 200<br>µA | 0.8 ×<br>V <sub>CC</sub> |                                |              | v          |
| MR Pin                         |                                    |                        |                                                          |                          | 1                              |              |            |
| Vil_mr                         | Input Threshold Voltage Lov        | w for $\overline{MR}$  |                                                          |                          |                                | 0.3 ×<br>Vcc | v          |
| Vih_mr                         | Input Threshold Voltage Hig        | gh for $\overline{MR}$ |                                                          | 0.7 ×<br>V <sub>CC</sub> |                                |              | v          |
| t <sub>PW_MR</sub>             | MR Input Pulse Width               |                        |                                                          | 1                        |                                |              | μs         |
| t <sub>GR_MR</sub>             | MR Glitch Rejection                |                        |                                                          |                          | 100                            |              | ns         |
| t <sub>d_MR</sub>              | MR to Reset Delay                  |                        |                                                          |                          | 400                            |              | ns         |
| R <sub>PU_MR</sub>             | MR Pull-Up Resistance              |                        |                                                          |                          | 65                             |              | kΩ         |
| WDI Pin                        | 1                                  |                        |                                                          |                          |                                |              |            |
| t <sub>WD</sub>                | Watchdog Timeout Period            |                        |                                                          | 1.12                     | 1.6                            | 2.4          | s          |



|                    | Parameter               | Conditions                                    | Min          | Тур | Мах                      | Unit |
|--------------------|-------------------------|-----------------------------------------------|--------------|-----|--------------------------|------|
| t <sub>PW_WD</sub> | WDI Pulse Width 50 ns   |                                               | 50           |     |                          | ns   |
| VIL_WD             | WDI Input Threshold VIL |                                               |              |     | 0.3 ×<br>V <sub>CC</sub> | V    |
| Vih_wd             | WDI Input Threshold VIH |                                               | 0.7 ×<br>Vcc |     |                          | V    |
|                    | WDI Innut Current       | V <sub>WDI</sub> = 3.6 V                      |              | 50  |                          | μA   |
| I <sub>WDI</sub>   | WDI Input Current       | V <sub>WDI</sub> = 0, V <sub>CC</sub> = 3.6 V |              | -36 |                          | μA   |



### **Typical Performance Characteristics**

All test conditions:  $V_{CC}$  = 3.3 V,  $T_A$  = +25°C, unless otherwise noted.





### **Typical Performance Characteristics (continued)**

All test conditions:  $V_{CC}$  = 3.3 V,  $T_A$  = +25°C, unless otherwise noted.





## **Detailed Description**

#### Overview

The TPV6823 provides supply voltage supervision, manual reset, and watchdog functions.

A reset signal is asserted when the supply voltage is below a preset threshold. In addition, the TPV6823 allows supply voltage stabilization with a fixed timeout before the reset de-asserts after the supply voltage rises above the threshold.

A watchdog timer detects if the microprocessor code breaks down or becomes stuck in an infinite loop. If this happens, the watchdog timer asserts a reset pulse, which restarts the microprocessor in a known state.

A manual reset input is available to reset the microprocessor, for example, by using an external push-button.

#### Functional Block Diagram



Figure 9. Functional Block Diagram



#### **Feature Description**

#### **Reset Output**

The TPV6823 features an active-low push-pull output. For active-low output, the reset signal is guaranteed to be logic low for  $V_{CC}$  down to 1 V. The reset output is asserted when  $V_{CC}$  is below the reset threshold ( $V_{TH}$ ), when  $\overline{MR}$  is driven low, or when WDI is not serviced within the watchdog timeout period ( $t_{WD}$ ). Reset remains asserted for the duration of the reset active timeout period ( $t_{RP}$ ) after  $V_{CC}$  rises above the reset threshold, after  $\overline{MR}$  transitions from low to high, or after the watchdog time times out. Figure 10 shows the reset outputs.



Figure 10. Reset Timing Diagram

#### **Manual Reset Input**

The TPV6823 features a manual reset input ( $\overline{MR}$ ), which, when driven low, asserts the reset output. When  $\overline{MR}$  transitions from low to high, reset remains asserted for the duration of the reset active timeout period before de-asserting.

The  $\overline{\text{MR}}$  input has an internal pull-up resistor so that the input is always high when unconnected. Noise immunity is provided on the  $\overline{\text{MR}}$  input, and fast, negative-going transients are ignored. A 0.1-µF capacitor between  $\overline{\text{MR}}$  and ground provides additional noise immunity.

#### Watchdog Input

The TPV6823 features a watchdog timer, which monitors microprocessor activity. A timer circuit is cleared with every low-to-high or high-to-low logic transition on the watchdog input pin (WDI). If the timer counts through the preset watchdog timeout period ( $t_{WD}$ ), reset is asserted. The microprocessor is required to toggle the WDI pin to avoid being reset.

In addition to logic transitions on WDI, the watchdog timer is also cleared by a reset assertion due to an under-voltage condition on  $V_{CC}$  or  $\overline{MR}$  being pulled low. When reset is asserted, the watchdog timer is cleared and does not begin counting again until reset de-asserts. The watchdog timer can be disabled by leaving WDI floating or by three-stating the WDI driver.



Figure 11. Watchdog Timing Diagram



### **Application and Implementation**

Note

Information in the following application sections is not part of the 3PEAK's component specification and 3PEAK does not warrant its accuracy or completeness. 3PEAK's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **Application Information**

The TPV6823 is a supervisory circuit that monitors power supply voltage levels and provides a power-on reset signal.

It also has an on-chip watchdog timer, which can output a reset signal if the microprocessor fails to strobe the watchdog timer within a preset timeout period.

### **Typical Application**

The following figure shows the typical application schematic.



Figure 12. Typical Application Circuit



# **Tape and Reel Information**



D1:Reel Diameter



| Order Number | Package | D1 (mm) | W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P0 (mm) | W0 (mm) | Pin1<br>Quadrant |
|--------------|---------|---------|---------|---------|---------|---------|---------|---------|------------------|
| TPV6823x-TR  | SOT23-5 | 180     | 13.1    | 3.2     | 3.2     | 1.4     | 4       | 8       | Q3               |



### **Package Outline Dimensions**

#### SOT23-5





### **Order Information**

| Order Number               | Operating Temperature<br>Range | Package | Marking Information | MSL | Transport Media, Quantity | Eco Plan |
|----------------------------|--------------------------------|---------|---------------------|-----|---------------------------|----------|
| TPV6823V-TR                | -40°C to 125°C                 | SOT23-5 | V1V                 | 1   | Tape and Reel, 3,000      | Green    |
| TPV6823W-TR <sup>(1)</sup> | -40°C to 125°C                 | SOT23-5 | V1W                 | 1   | Tape and Reel, 3,000      | Green    |
| TPV6823Y-TR                | -40°C to 125°C                 | SOT23-5 | V1Y                 | 1   | Tape and Reel, 3,000      | Green    |
| TPV6823Z-TR <sup>(1)</sup> | -40°C to 125°C                 | SOT23-5 | V1Z                 | 1   | Tape and Reel, 3,000      | Green    |
| TPV6823R-TR                | -40°C to 125°C                 | SOT23-5 | V1R                 | 1   | Tape and Reel, 3,000      | Green    |
| TPV6823S-TR                | -40°C to 125°C                 | SOT23-5 | V1S                 | 1   | Tape and Reel, 3,000      | Green    |
| TPV6823T-TR <sup>(1)</sup> | -40°C to 125°C                 | SOT23-5 | V1T                 | 1   | Tape and Reel, 3,000      | Green    |
| TPV6823M-TR <sup>(1)</sup> | -40°C to 125°C                 | SOT23-5 | V1M                 | 1   | Tape and Reel, 3,000      | Green    |
| TPV6823L-TR <sup>(1)</sup> | -40°C to 125°C                 | SOT23-5 | V1L                 | 1   | Tape and Reel, 3,000      | Green    |

(1) For future products, contact the 3PEAK factory for more information and samples.

**Green**: 3PEAK defines "Green" to mean RoHS compatible and free of halogen substances.



### IMPORTANT NOTICE AND DISCLAIMER

Copyright<sup>©</sup> 3PEAK 2012-2024. All rights reserved.

**Trademarks.** Any of the 思瑞浦 or 3PEAK trade names, trademarks, graphic marks, and domain names contained in this document /material are the property of 3PEAK. You may NOT reproduce, modify, publish, transmit or distribute any Trademark without the prior written consent of 3PEAK.

**Performance Information.** Performance tests or performance range contained in this document/material are either results of design simulation or actual tests conducted under designated testing environment. Any variation in testing environment or simulation environment, including but not limited to testing method, testing process or testing temperature, may affect actual performance of the product.

**Disclaimer.** 3PEAK provides technical and reliability data (including data sheets), design resources (including reference designs), application or other design recommendations, networking tools, security information and other resources "As Is". 3PEAK makes no warranty as to the absence of defects, and makes no warranties of any kind, express or implied, including without limitation, implied warranties as to merchantability, fitness for a particular purpose or non-infringement of any third-party's intellectual property rights. Unless otherwise specified in writing, products supplied by 3PEAK are not designed to be used in any life-threatening scenarios, including critical medical applications, automotive safety-critical systems, aviation, aerospace, or any situations where failure could result in bodily harm, loss of life, or significant property damage. 3PEAK disclaims all liability for any such unauthorized use.