

# DESCRIPTION

The MP3429 is a 600kHz, fixed-frequency, wide input range, highly integrated, boost converter. The MP3429 starts from an input voltage as low as 2.7V and supports up to 30W of load power from a 1-cell battery with integrated low  $R_{DS(ON)}$  power MOSFETs.

The MP3429 adopts constant-off-time (COT) control topology, which provides fast transient response. MODE supports the selection of pulse-skip mode (PSM), forced continuous conduction mode (FCCM), and ultrasonic mode (USM) in light-load condition. The cycle-by-cycle current limit on the low-side MOSFET prevents current runaway, and the high-side MOSFET eliminates the need for an external Schottky diode.

Full protection features include programmable input under-voltage lockout (UVLO) and over-temperature protection (OTP).

The MP3429 is available in a QFN-13 (3mmx4mm) package.

## FEATURES

- 2.7V to 13V Start-Up Voltage
- 0.8V to 13V Operating Voltage
- Up to 16V Output Voltage
- Supports 30W Average Power Load and 40W Peak Power Load from 3.3V
- 21.5A Internal Switch Current Limit
- Integrated 6.5mΩ and 10mΩ Power MOSFETs
- >95% Efficiency for 3.6V VIN to 9V/3A
- Selectable PSM, >23kHz USM, and FCCM in Light-Load Condition
- 600kHz Fixed Switching Frequency
- Adaptive COT for Fast Transient Response
- External Soft Start and Compensation Pins
- Programmable UVLO and Hysteresis
- 150°C Over-Temperature Protection (OTP)
- Available in a QFN-13 (3mmx4mm) Package

# **APPLICATIONS**

- Notebooks
- Bluetooth Speakers
- Portable POS Systems
- Quick-Charge Power Banks

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

# TYPICAL APPLICATION



MP3429 Rev. 1.0 6/8/2017 www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2017 MPS. All Rights Reserved.



## **ORDERING INFORMATION**

| Part Number* | Package          | Top Marking |
|--------------|------------------|-------------|
| MP3429GL     | QFN-13 (3mmx4mm) | See Below   |

\*For Tape & Reel, add suffix -Z (e.g. MP3429GL-Z)

# **TOP MARKING**

## <u>MPYW</u>

## 3429

 $\mathbf{LLL}$ 

MP: MPS prefix Y: Year code W: Week code 3429: First four digits of the part number LLL: Lot number



## **PACKAGE REFERENCE**

# **ABSOLUTE MAXIMUM RATINGS**<sup>(1)</sup>

| SW0.3V (-3.5V for <10ns)                                |
|---------------------------------------------------------|
| to +18V (22V for <10ns)                                 |
| VIN, EN, MODE, VOUT                                     |
| BST0.3V to V <sub>SW</sub> + 4.5V                       |
| All other pins0.3V to +4.5V                             |
| Continuous power dissipation $(T_A = +25^{\circ}C)$ (2) |
| <sub>4W</sub> (5)                                       |
| Junction temperature 150°C                              |
| Lead temperature                                        |
| Storage temperature65°C to +150°C                       |
| Recommended Operating Conditions <sup>(3)</sup>         |
| Start-up input voltage (V <sub>ST</sub> ) 2.7V to 13V   |
| Operation input voltage (VIN) 0.8V to 13V               |
| Startup input voltage with VDD bias (V <sub>ST2</sub> ) |
| 0.9V to 13V                                             |
| Maximum external VDD bias voltage 3.6V (4)              |

Boost output voltage (VOUT).....VIN to 16V Operating junction temp. (T<sub>J</sub>)...-40°C to +125°C

| Thermal Resistance          | $\boldsymbol{\Theta}_{JA}$ | Өјс |       |
|-----------------------------|----------------------------|-----|-------|
| QFN-13 (3mmx4mm)            |                            |     |       |
| EV3429-L-00A <sup>(5)</sup> | . 31                       | 4   | .°C/W |
| JESD51-7 <sup>(6)</sup>     | . 48                       | 11  | .°C/W |

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) When the external VDD bias voltage is lower than the normal VDD regulated voltage, the external power prevents current from flowing out of VDD.
- 5) Measured on EV3429-L-00A, 4-layer 63mmx63mm PCB.
- 6) Measured on JESD51-7, 4-layer PCB.

# **ELECTRICAL CHARACTERISTICS**

VIN = V<sub>EN</sub> = 3.3V,  $T_J$  = -40°C to 125°C <sup>(7)</sup>, typical values are tested at  $T_J$  = 25°C, unless otherwise noted.

| Parameter                                                 | Symbol                | Condition                                 | Min   | Тур  | Max   | Units |  |
|-----------------------------------------------------------|-----------------------|-------------------------------------------|-------|------|-------|-------|--|
| Power Supply                                              |                       |                                           |       |      |       |       |  |
| •••                                                       | N/                    | No VDD bias                               | 2.7   |      | 13    | V     |  |
| Start-up input voltage                                    | V <sub>ST</sub>       | VDD = 3V                                  | 0.9   |      | 13    | V     |  |
| Operating input voltage                                   | V <sub>IN</sub>       |                                           | 0.8   |      | 13    | V     |  |
| · · · ·                                                   |                       | VIN = 2.7V, 0 - 10mA                      | 2.3   | 2.55 |       | V     |  |
| Operating VDD voltage <sup>(8)</sup>                      | V <sub>DD</sub>       | VIN = 12V, 0 - 15mA                       |       | 3.4  |       | V     |  |
| VDD UVLO rising <sup>(8)</sup>                            | VDD <sub>UVLO-R</sub> | VDD rising                                | 2.2   | 2.4  | 2.6   | V     |  |
| VDD UVLO falling                                          | VDD <sub>UVLO-F</sub> | VDD falling                               | 2     | 2.2  | 2.4   | V     |  |
| Shutdown current                                          | Isd                   | $V_{EN} = 0V$ , measured on VIN           |       |      | 2     | μA    |  |
|                                                           |                       | $V_{FB} = 1.1V, VIN = 3V,$                |       |      | 0.5   |       |  |
|                                                           |                       | VOUT = 9V, no switching,                  |       |      | 25    | μA    |  |
| Quiescent current                                         | lq                    | measured on VIN                           |       |      |       |       |  |
|                                                           |                       | $V_{FB} = 1.1V$ , $VIN = 3V$ ,            |       | 450  |       |       |  |
|                                                           |                       | VOUT = 9V, no switching,                  |       | 450  | 550   | μA    |  |
| Enable (EN) Control                                       |                       | measured on VOUT                          |       |      |       |       |  |
| Enable (EN) Control                                       | V                     | Vriging (owitching)                       |       | 1 00 |       | 1/    |  |
| EN turn-on threshold voltage<br>EN high threshold voltage | VEN-ON                | V <sub>EN</sub> rising (switching)        |       | 1.23 | 10    | V     |  |
| EN low threshold voltage                                  | V <sub>EN-H</sub>     | V <sub>EN</sub> rising (micro power)      | 0.4   |      | 1.0   | V     |  |
| 0                                                         | V <sub>EN-L</sub>     | V <sub>EN</sub> falling (micro power)     | 0.4   | E    | C F   | -     |  |
| EN turn-on hysteresis current                             | IEN-HYS               | $1.0V < EN < V_{EN-ON}$                   | 3.5   | 5    | 6.5   | μΑ    |  |
| EN input current                                          | IEN                   | $V_{EN} = 0V, 1.5V$<br>EN on to switching |       | 0    |       | μA    |  |
| EN turn-on delay<br>Frequency                             |                       | EN ON to switching                        |       | 180  |       | μs    |  |
| Switching frequency                                       | Fsw                   | VIN = 3.3V, VOUT = 9V                     | 500   | 600  | 700   | kHz   |  |
| LS-FET minimum on time <sup>(9)</sup>                     | TMIN-ON               | VIIV = 3.3V, VOOT = 9V                    | 500   | 80   | 700   |       |  |
| LS-FET maximum on time                                    | TMIN-ON<br>TMAX-ON    |                                           |       | 7.5  |       | ns    |  |
| Loop Control                                              | I MAX-ON              |                                           |       | 7.5  |       | μs    |  |
|                                                           |                       | T <sub>J</sub> = 25°C                     | 0.99  | 1    | 1.01  | V     |  |
| FB reference voltage                                      | VREF                  | $T_{J} = -40^{\circ}C$ to 125°C           | 0.985 | 1    | 1.015 | V     |  |
| FB input current                                          | I <sub>FB</sub>       | $V_{FB} = 1.1V$                           | 0.000 | •    | 50    | nA    |  |
| Error amp voltage gain (10)                               | Av-ea                 |                                           |       | 300  |       | V/V   |  |
| Error amp transconductance                                | GEA                   |                                           |       | 450  |       | μA/V  |  |
| •                                                         |                       | $V_{FB} = 0.8V, V_{COMP} = 1V$            |       | 63   |       | μA    |  |
| Error amp max. output current                             |                       | $V_{FB} = 1.2V, V_{COMP} = 1V$            |       | -60  |       | μA    |  |
| COMP to current gain                                      | Gcs                   |                                           |       | 22   |       | A/V   |  |
| COMP PSM threshold <sup>(9)</sup>                         | VPSM                  | $V_{MODE} = 0V$                           |       | 0.5  |       | V     |  |
| COMP high clamp                                           |                       | V <sub>FB</sub> = 0.8V                    |       | 2.6  |       | V     |  |
| Soft-start charge current                                 | lss                   |                                           | 6     | 7.5  | 9     | μA    |  |
| MODE Selection                                            |                       |                                           | -     |      | -     | -     |  |
| PSM MODE tri-state region                                 |                       |                                           | 0.2   |      | 0.7   |       |  |
| USM MODE tri-state region (11)                            | VMODE-TRI             |                                           | 0.9   |      | 1.2   | V     |  |
| FCCM MODE tri-state region                                |                       |                                           | 1.6   |      | VDD   |       |  |
| Ultrasonic mode frequency                                 | Fusм                  |                                           | 23    | 33   |       | kHz   |  |
|                                                           |                       | PSM, V <sub>FB</sub> = 1V, L = 1.5µH,     |       |      | 000   |       |  |
| HS-FET ZCD                                                |                       | VOUT = 9V                                 | -200  | 0    | 300   | mA    |  |
| HS-FET ZCD <sup>(9) (12)</sup>                            |                       | $V_{FB} = 1.1V$ , USM and                 |       |      | 0     | ٨     |  |
|                                                           |                       | FCCM                                      |       |      | -2    | A     |  |

## ELECTRICAL CHARACTERISTICS (continued)

VIN =  $V_{EN}$  = 3.3V,  $T_J$  = -40°C to 125°C <sup>(7)</sup>, typical values are tested at  $T_J$  = 25°C, unless otherwise noted.

| Parameter                                     | Symbol              | Condition                                                                      | Min | Тур  | Max  | Units |
|-----------------------------------------------|---------------------|--------------------------------------------------------------------------------|-----|------|------|-------|
| Power Switch                                  |                     |                                                                                |     |      |      |       |
| Low-side switch on resistance                 | R <sub>ON-L</sub>   |                                                                                |     | 6.5  |      | mΩ    |
| High-side synchronous switch<br>on resistance | R <sub>ON-H</sub>   |                                                                                |     | 10   |      | mΩ    |
| Low-side switch leakage<br>current            |                     | $V_{SW} = 16V, T_J = 25^{\circ}C$                                              |     |      | 0.15 | μA    |
| High-side switch leakage<br>current           |                     | $\begin{array}{l} VOUT = 16V, \ V_{SW} = 0V, \\ T_J = 25^{\circ}C \end{array}$ |     |      | 0.15 | μA    |
| BST Power                                     |                     |                                                                                |     |      |      |       |
| BST voltage                                   |                     |                                                                                |     | 3.3  |      | V     |
| Current Limit                                 |                     |                                                                                |     |      |      |       |
| Switching current limit                       | <b>I</b> PK-LIMT    |                                                                                | 19  | 21.5 | 23.5 | A     |
| Protection                                    |                     |                                                                                |     |      |      |       |
| Output OVP threshold                          |                     |                                                                                |     | 16.5 |      | V     |
| Output OVP hysteresis                         |                     |                                                                                |     | 0.2  |      | V     |
| Thermal Protection                            |                     |                                                                                |     |      |      |       |
| Thermal shutdown (9)                          | Tsd                 |                                                                                |     | 150  |      | °C    |
| Thermal shutdown hysteresis                   | T <sub>SD-HYS</sub> |                                                                                |     | 25   |      | °C    |

NOTES:

7) Guaranteed by over-temperature correlation, not tested in production.

 VDD regulation voltage from 2.7V. VIN is higher than the VDD UVLO rising threshold in each unit, which can guarantee that the IC starts up with 2.7V VIN.

9) Guaranteed by sample characterization, not tested in production.

10) Guaranteed by design, not tested in production.

11) Add an external voltage within this range or float MODE for USM.

12) The HS-FET ZCD is lower than -2A in USM and FCCM.

# **TYPICAL CHARACTERISTICS**

VIN =  $V_{EN}$  = 3.3V, VOUT = 9V, L = 1.5µH, T<sub>A</sub> = 25°C, unless otherwise noted.



NOTE:

13) When VIN is higher than 3.4V, VIN supplies power to VDD, so the  $I_{\alpha}$  on VIN rises higher when VIN > 3.4V. When VIN is 3V, the higher voltage source of either VIN or VOUT supplies VDD, so the  $I_{\alpha}$  on VOUT rises higher when VOUT > 3V and VIN = 3V.

## **TYPICAL CHARACTERISTICS** (continued)

-50

Junction Temperature(°C)

VIN =  $V_{EN}$  = 3.3V, VOUT = 9V, L = 1.5µH, T<sub>A</sub> = 25°C, unless otherwise noted.





# **TYPICAL PERFORMANCE CHARACTERISTICS**

VIN = 3.3V, VOUT = 9V, L = 1.5 $\mu$ H, I<sub>OUT</sub> = 3.5A, USM, T<sub>A</sub> = 25°C, unless otherwise noted.



MP3429 Rev. 1.0 6/8/2017

### TYPICAL PERFORMANCE CHARACTERISTICS (continued) VIN = 3.3V, VOUT = 9V, L = $1.5\mu$ H, $I_{OUT}$ = 3.5A, USM, $T_A$ = $25^{\circ}$ C, unless otherwise noted.



## **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

VIN = 3.3V, VOUT = 9V, L =  $1.5\mu$ H,  $I_{OUT}$  = 3.5A, USM,  $T_A$  =  $25^{\circ}$ C, unless otherwise noted.



# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

VIN = 3.3V, VOUT = 9V, L =  $1.5\mu$ H,  $I_{OUT}$  = 3.5A, USM,  $T_A$  =  $25^{\circ}$ C, unless otherwise noted.



1s/div.

400µs/div.

# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

VIN = 3.3V, VOUT = 9V, L = 1.5 $\mu$ H, I<sub>OUT</sub> = 3.5A, USM, T<sub>A</sub> = 25°C, unless otherwise noted.







# **PIN FUNCTIONS**

| Pin # | Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | SW   | <b>Converter switch.</b> SW is connected to the drain of the internal low-side power MOSFET and the source of the internal high-side synchronous power MOSFET. Connect the power inductor to SW.                                                                                                                                                                                                                                                                                                                                                  |
| 2     | VDD  | <b>Internal bias supply.</b> Decouple VDD with a 4.7 $\mu$ F ceramic capacitor placed as close to VDD as possible. When VIN is higher than 3.4V, VDD is powered by VIN. Otherwise, VDD is powered by the higher voltage of either VIN or VOUT. If the bias voltage connected to VDD is higher than 3.4V, the regulator from VIN and VOUT is disabled. The VDD regulator starts working when VIN is higher than about 0.9V if EN is high. Supply VIN with a power source higher than 2.7V during VIN start-up to provide enough VDD power voltage. |
| 3     | SS   | <b>Soft-start programming.</b> Place a capacitor from SS to AGND to set the VOUT rising slew rate.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 4     | COMP | <b>Internal error amplifier output.</b> Connect a capacitor and resistor in series from COMP to AGND for loop compensation.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5     | FB   | Feedback input. Connect a resistor divider from VOUT to FB.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6     | AGND | Analog ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 7     | PGND | Power ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 8     | VOUT | <b>Output.</b> VOUT is connected to the drain of the high-side MOSFET. VOUT powers VDD when VOUT is higher than VIN and VIN is lower than 3.4V.                                                                                                                                                                                                                                                                                                                                                                                                   |
| 9     | FTY  | Factory use only. FTY must be connected to GND in the application.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10    | MODE | <b>MODE selection.</b> If MODE is floating, the MP3429 works in ultrasonic mode (USM). If MODE is high, the MP3429 works in forced continuous conduction mode (FCCM). If MODE is low, the MP3429 works in pulse-skip mode (PSM). MODE must always be higher than 0.2V in the application, even if in PSM. Place a $130k\Omega + 20k\Omega$ resistor divider from VDD to MODE to set the MP3429 in PSM.                                                                                                                                            |
| 11    | EN   | <b>Chip enable control.</b> When not in use, connect EN to VIN for automatic start-up. EN can program the VIN UVLO. Do not leave EN floating.                                                                                                                                                                                                                                                                                                                                                                                                     |
| 12    | VIN  | <b>Input supply.</b> VIN must be bypassed locally. Supply VIN with a power source higher than 2.7V during VIN start-up to provide enough VDD power voltage.                                                                                                                                                                                                                                                                                                                                                                                       |
| 13    | BST  | Bootstrap. A capacitor between BST and SW powers the synchronous HS-FET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

# **BLOCK DIAGRAM**





# OPERATION

The MP3429 is a 600kHz, fixed-frequency, highefficiency, wide input range, boost converter. Its fully integrated low  $R_{DS(ON)}$  MOSFETs provide small size and high efficiency for high-power step-up applicationS. CONSTANT-off-time (COT) control provides fast transient response, while MODE selection provides flexible lightload performance design.

## **Boost Operation**

The MP3429 uses COT control to regulate the output voltage. At the beginning of each cycle, the low-side N-channel MOSFET (LS-FET) Q1 is turned on, forcing the inductor current to rise. The current through the LS-FET is sensed. If the current signal rises above the COMP voltage  $(V_{COMP})$ , which is an amplifier output comparing the feedback voltage (V<sub>FB</sub>) against the internal reference voltage, the pulse-width modulation (PWM) comparator flips and turns the LS-FET off. Then the inductor current flows to the output capacitor through the high-side switch MOSFET (HS-FET), causing the inductor current to decrease. After a fixed off-time, the LS-FET turns on again and the cycle is repeated. In each cycle, the LS-FET off-time is determined by the VIN/VOUT ratio, and the on-time is controlled by V<sub>COMP</sub>, so the inductor peak current is controlled by COMP, which itself is controlled by the output voltage. Therefore, the inductor current regulates the output voltage.

## **Operation Mode**

The MP3429 works with a 600kHz quasiconstant frequency with PWM control in heavyload condition. When the load current decreases, the MP3429 can work in forced continuous conduction mode (FCCM), pulseskip mode (PSM), or ultrasonic mode (USM) based on the MODE setting.

# Forced Continuous Conduction Mode (FCCM )

The MP3429 works in a fixed-frequency PWM mode for any load condition if MODE is set high (>1.6V). In this condition, the off time is determined by the internal circuit to achieve the 600kHz frequency based on the VIN/VOUT ratio. When the load decreases, the average input current drops, and the inductor current from VOUT to VIN may become negative during the

off-time (LS-FET is off and HS-FET is on). This forces the inductor current to work in continuous conduction mode (FCCM) with a fixed frequency, producing a lower VOUT ripple than in PSM.

## Pulse-Skip Mode (PSM)

The MP3429 works in PSM in light-load condition if the MODE voltage is low (0.2V <  $V_{MODE}$  < 0.7V). In this condition, once the inductor current drops to 0A, the HS-FET turns off to stop current flowing from VOUT to VIN, forcing the inductor current to work in discontinuous conduction mode (DCM). At the same time, the internal off time becomes longer once the MP3429 enters DCM. The off time is inversely proportional to the HS-FET on period in each cycle. In deep DCM conditions, the MP3429 slows down the switching frequency and saves power loss.

If  $V_{COMP}$  drops to 0.5V of the PSM threshold, the MP3429 stops switching to decrease the switching power loss further. Switching resumes once  $V_{COMP}$  rises above 0.5V. The switching pulse skips based on  $V_{COMP}$  in very light-load conditions. PSM has much higher efficiency than FCCM in light load, but the VOUT ripple may be higher, and the frequency may go down and produce audible noise.

In DCM, frequency is low, and the LS-FET will not turn on in the prolonged off time. If the load increases and COMP runs higher, the off time shortens, and the MP3429 returns to the 600kHz fixed-frequency regularly, so the loop can respond to a high load current.

## Ultrasonic Mode (USM)

To prevent audible noise with a switching frequency lower than 20kHz in PSM, the MP3429 implements USM by floating MODE or setting MODE in the USM range ( $0.9V < V_{MODE} < 1.2V$ ). In USM, the inductor current works in DCM, and the frequency stretches as if in PSM when the load decreases to a moderate level. However, the switching does not stop when COMP drops to the 0.5V PSM threshold. The LS-FET on time is controlled by COMP, even if  $V_{COMP}$  is lower than the PSM threshold, unless it triggers the minimum on time.

The MP3429 continues decreasing the switching frequency if the load is still decreasing. Once the MP3429 detects that the LS-FET is off for 30µs,

# MP3429 – 21A, HIGH-EFFICIENCY, FULLY INTEGRATED, SYNC, BOOST CONVERTER

it forces the LS-FET on. This limits the frequency, avoiding audible frequency in light-load or no-load condition.

USM may convert more energy to the output than the required load due to the minimum 23kHz frequency, which causes VOUT to rise above the normal voltage setting. When VOUT rises and  $V_{COMP}$  drops, the inductor peak current may drop as well. If  $V_{COMP}$  drops below one internal clamped level, the HS-FET zero-current detection (ZCD) threshold is regulated to one negative level gradually, so the energy in the inductor can flow back to VIN in each cycle. This keeps the output at the setting voltage with a >23kHz frequency. The MP3429 also works with a 600kHz frequency if  $V_{COMP}$  rises again.

USM has the same efficiency as in PSM if the frequency is higher than the typical 33kHz. USM has more power loss than PSM if the frequency is clamped at the typical 33kHz, but USM does not introduce audible noise caused by the group pulse in PSM.

#### Minimum On Time and Minimum Off Time

The MP3429 blanks the LS-FET on state with 80ns in each cycle to enhance noise immunity. This 80ns minimum on time restricts applications with a high VIN/VOUT ratio. The MP3429 also blanks the LS-FET off state with a minimum off time in each cycle. During the minimum off time, the LS-FET cannot turn on, and the minimum off time is short enough to convert the 0.8V input to 16V.

#### LS-FET and HS-FET Maximum On Time

If the inductor current cannot trigger  $V_{COMP}$  with an on time of 7.5µs, the MP3429 shuts down the LS-FET. After the LS-FET is shut down, the inductor current goes through the HS-FET and charges VOUT in the off-time period. This helps refresh VOUT with a minimum frequency of about 133kHz in heavy-load transient conditions.

During CCM condition, the HS-FET on time is limited below 8µs. This helps limit the maximum LS-FET off time when VOUT is close to VIN in USM. In USM or heavy-load PSM, if VIN is too close to VOUT, the HS-FET may be turned off by the 8µs HS-FET maximum on time because the inductor current cannot ramp down within this 8µs limit. After the HS-FET turns off, the LS-FET turns on immediately with one pulse control by  $V_{COMP}$ , and the HS-FET turn on again. This makes the LS-FET work in a quasi-constant minimum duty cycle. If VIN is high enough, VOUT is higher than the setting voltage with this duty cycle ratio. In PSM and light load, the IC works with normal PSM logic. The IC stops working when VOUT is higher than the setting voltage and resumes switching when V<sub>OUT</sub> drops below the setting voltage.

#### VDD Power

The MP3429 internal circuit is powered by VDD. A ceramic capacitor no less than  $4.7\mu$ F is required on VDD. When VIN is lower than 3.4V, VDD is powered from the higher value of either VIN or VOUT. This allows the MP3429 to maintain a low R<sub>DS(ON)</sub> and high efficiency, even with a low input voltage. When VIN is higher than 3.4V, VDD is always powered by VIN. This decreases the VOUT to VDD regulator loss, because VOUT is always higher than VIN.

If VDD is powered by an external supply, and the voltage is higher than 3.4V, the regulators from VIN and VOUT are disabled. In this condition, the MP3429 starts once the external VDD power supply is higher than VDD<sub>UVLO</sub>, even if VIN is as low as 0.9V. When VDD is powered by the external power supply, the MP3429 continues working, even if both VIN and VOUT are dropping but are higher than 0.8V. The external VDD power source should be limited within 3.6V.

There is a reverse-blocking circuit to limit the current flowing between VIN and VOUT. If the external VDD power is higher than the VDD regulation voltage, the current is supplied from the external power, and there is no path for the current from VDD to VIN or from VDD to VOUT.

VDD is charged when VIN is higher than about 0.9V and EN is higher than the micro-power threshold. If EN is low, VDD is disconnected from VIN and VOUT. Supply VIN with a power source higher than 2.7V during VIN start-up to provide enough VDD power voltage.

#### Start-Up

When the MP3429 input is powered, it starts charging VDD from VIN. Once VDD rises above its UVLO threshold and EN is high, the MP3429 starts switching with closed loop control. If VDD is powered by an additional supply, the MP3429 starts switching once VDD rises above its undervoltage lockout (UVLO) threshold.

After the IC is enabled, the MP3429 starts up with a soft-start (SS) control. The SS signal is controlled by charging SS from 0V and compared with the internal reference voltage. The lower value is fed to the error amplifier to control the output voltage. After the SS signal rises above the reference voltage, soft start is completed, and the internal reference takes charge of the feedback loop regulation.

If there is some bias voltage on VOUT during PSM, the MP3429 stops switching until the SS signal rises above  $V_{FB}$ , which is proportional to the VOUT bias voltage. If the IC is in USM or FCCM, the MP3429 works with a frequency of about 33kHz or 600kHz. Both USM and FCCM have a negative inductor current, so the energy may transfer from VOUT to VIN if the VOUT bias is high.

#### Synchronous Rectifier and BST Function

The MP3429 integrates both an LS-FET Q1 and HS-FET Q2 to reduce external components. During switching, the rectifier switch Q2 is powered from BST (typically 3.4V higher than the SW voltage). This 3.4V bootstrap voltage is charged from VDD when the LS-FET turns on.

#### **Switching Current Limit**

The MP3429 provides a fixed cycle-by-cycle switching peak current limit. In each cycle, the internal current sensing circuit monitors the LS-FET current signal. Once the sensed current reaches the typical 21.5A current limit, the LS-FET Q1 turns off. The LS-FET current signal is blanked for about 80ns internally to enhance noise immunity.

#### Enable (EN) and Programmable UVLO

EN enables and disables the MP3429. When applying a voltage higher than the EN high threshold (1V max threshold), the MP3429 starts up some of the internal circuits (micro-power mode). If the EN voltage exceeds the turn-on threshold (1.23V), the MP3429 enables all functions and starts boost operation. Boost switching is disabled when the EN voltage falls below its turn-on threshold (1.23V). To completely shut down the MP3429, a <0.4V low-level voltage is required on EN. After shutdown, the MP3429 sinks a current from the input power (typically less than  $2\mu$ A). EN is compatible with voltages up to 13V. For automatic start-up, connect EN to VIN directly.

The MP3429 features a programmable UVLO hysteresis. When powering up in micro-power mode, EN sinks a  $5\mu$ A current from an upper resistor ( $R_{TOP}$ ) (see Figure 2).



Figure 2: VIN UVLO Program

VIN must increase to overcome the current sink. The VIN start-up threshold is determined by Equation (1):

$$V_{\rm IN-ON} = V_{\rm EN-ON} \times (1 + \frac{R_{\rm TOP}}{R_{\rm BOT}}) + 5\mu A \times R_{\rm TOP}$$
(1)

Where  $V_{EN-ON}$  is the EN voltage turn-on threshold (1.23V, typically).

Once the EN voltage reaches  $V_{EN-ON}$ , the 5µA sink current turns off to create a reverse hysteresis for the VIN falling threshold, which can be calculated with Equation (2):

$$V_{\rm IN-UVLO-HYS} = 5\mu A \times R_{\rm TOP}$$
(2)

## **Over-Voltage Protection (OVP)**

If over-voltage is detected from VOUT with a 16.5V threshold (typically), the MP3429 stops switching immediately until the voltage drops to 16.3V. This prevents over-voltage on the output and internal power MOSFETs.

#### **Thermal Protection**

Thermal shutdown prevents the IC from operating at exceedingly high temperatures. When the die temperature exceeds 150°C, the IC shuts downs and resumes normal operation when the die temperature drops to 25°C.

# **APPLICATION INFORMATION**

#### Setting the Output Voltage

The external resistor divider is used to set the output voltage. Typically, choose R1 to be between  $300 - 800k\Omega$ . Then calculate R2 with Equation (3):

$$R2 = \frac{V_{REF}}{V_{OUT} - V_{REF}} \times R1$$
 (3)

Where  $V_{REF}$  is 1V, R1 is the top feedback resistor, and R2 is the bottom feedback resistor.

#### **Selecting the Input Capacitor**

The input capacitor (C1) is used to maintain the DC input voltage. Low ESR ceramic capacitors are recommended. The input voltage ripple can be estimated with Equation (4):

$$\Delta V_{\rm IN} = \frac{V_{\rm IN}}{8f_{\rm s}^2 \cdot L \cdot C1} \cdot \left(1 - \frac{V_{\rm IN}}{V_{\rm OUT}}\right)$$
(4)

Where  $f_{\text{S}}$  is the switching frequency, and L is the inductor value.

#### Selecting the Output Capacitor

The output current to the boost converter is discontinuous and therefore requires an output capacitor (C2) to supply AC current to the load. For the best performance, low ESR ceramic capacitors are recommended. The output voltage ripple can be estimated with Equation (5):

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_{s} \cdot R_{L} \cdot C2} \cdot \left(1 - \frac{V_{IN}}{V_{OUT}}\right)$$
(5)

Where  $R_L$  is the value of the load resistor.

Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients.

#### **Selecting the Inductor**

An inductor is required to transfer energy between the input source and the output capacitors. An inductor with a larger value results in less ripple current and a lower peak inductor current, reducing stress on the power MOSFET. However, the larger value inductor has a larger physical size, a higher series resistance, and a lower saturation current.

For most designs, the inductance value can be calculated with Equation (6):

$$L = \frac{V_{IN}(V_{OUT} - V_{IN})}{f_{s} \cdot V_{OUT} \cdot \Delta I_{L}}$$
(6)

Where  $\Delta I_L$  is the inductor ripple current.

Choose the inductor ripple current to be approximately 20 ~ 50% of the maximum inductor peak current. Typically, a  $1.5\mu$ H inductor is recommended. Ensure that the inductor does not saturate under the worst-case condition. The inductor should have a low series resistance (DCR) to reduce resistive power loss.

#### Soft-Start (SS) Capacitor Selection

With the required output voltage rising time  $(T_{RISE})$ , the value of  $C_{SS}$  can be calculated using Equation (7):

$$C_{SS} = \frac{T_{RISE} \times I_{SS}}{V_{REF}}$$
(7)

Where  $I_{SS}$  is the SS charging current (7.5µA). Typically, set  $C_{SS}$  to be 22nF for about 3ms of the rising time.

#### **VDD Capacitor Selection**

The MP3429 integrates the VDD power at about 3.4V, which powers the internal MOSFET gate driver and internal control circuit, typically. One ceramic bypass capacitor  $4.7\mu$ F or higher is necessary for the internal regulator. Do not connect the external load to the VDD power.

#### **BST Capacitor**

The MP3429 uses one bootstrap circuit to power the output N-channel MOSFET. One external bootstrap capacitor is necessary for the charge pump power. A  $0.1\mu$ F ceramic capacitor between BST and SW is recommended.

#### Programmable UVLO

The MP3429 features a programmable UVLO hysteresis. When powering up, EN sinks a  $5\mu$ A current from an upper resistor ( $R_{TOP}$ ) (see Figure 2). VIN must increase to overcome the current sink.

Determine the VIN start-up threshold with Equation (8):

$$V_{IN-ON} = V_{EN-ON} \times (1 + \frac{R_{TOP}}{R_{BOT}}) + 5\mu A \times R_{TOP}$$
 (8)

Where  $V_{EN-ON}$  is the EN voltage turn-on threshold (typically 1.23V).

Once the EN voltage reaches  $V_{EN-ON}$ , the 5µA sink current turns off to create a reverse hysteresis for the VIN falling threshold, which can be calculated with Equation (9):

$$V_{\rm IN-UVLO-HYS} = 5\mu A \times R_{\rm TOP}$$
(9)

For automatic start-up, connect EN with a  $30k\Omega$  R<sub>TOP</sub> resistor to operate with 150mV hysteresis.

#### **MODE Selection**

The MP3429 can work in forced continuous conduction mode (FCCM), pulse-skip mode (PSM), or ultrasonic mode (USM) based on the MODE setting. Pull MODE to VDD directly for FCCM; float MODE for USM; pull the MODE voltage to 0.2 - 0.7V to make the MP3429 work in PSM. With no appropriate voltage for the PSM threshold, a resistor divider from VDD to GND can be used (see Figure 3).



#### Figure 3: MODE Setting

The typical VDD voltage range is 2V to 3.3V. Set  $R_{up}$  to 130k $\Omega$  and  $R_{down}$  to 20k $\Omega$  to achieve a 267 - 450mV voltage on MODE. When MODE is pulled below 1V, a current less than 2µA flows out of MODE. A 20k $\Omega$   $R_{BOT}$  causes a 40mV MODE voltage increase. The ideal MODE voltage is about 307 - 490mV.

#### Compensation

The output of the transconductance error amplifier (COMP) is used to compensate for the regulation control system. The system uses two poles and one zero to stabilize the control loop.

The pole  $F_{P1}$  is set by the output capacitor ( $C_{OUT}$ ) and the load resistance. Pole  $F_{P2}$  starts from the origin. The zero  $F_{Z1}$  is set by the compensation capacitor ( $C_{COMP}$ ) and the compensation resistor ( $R_{COMP}$ ). These are determined by Equation (10) and Equation (11):

$$F_{P1} = \frac{1}{2 \times \pi \times R_{LOAD} \times C_{OUT}} (Hz)$$
(10)

$$F_{z_1} = \frac{1}{2 \times \pi \times R_{COMP} \times C_{COMP}} (Hz)$$
(11)

Where RLOAD is the load resistance.

There is a right-half-plane zero ( $F_{RHPZ}$ ) that exists in FCCM, where the inductor current does not drop to zero in each cycle. The frequency of the right-half-plane zero can be determined with Equation (12):

$$F_{RHPZ} = \frac{R_{LOAD}}{2 \times \pi \times L} \times (\frac{V_{IN}}{V_{OUT}})^{2} (Hz)$$
(12)

The right-half-plane zero increases the gain and reduces the phase simultaneously, which results in a smaller phase margin and gain margin. The worst-case scenario occurs at the condition of the minimum input voltage and maximum output power.

#### **PCB Layout Guidelines**

Efficient PCB layout is critical for high-frequency switching power supplies. A poor layout can result in reduced performance, excessive EMI, resistive loss, and system instability. Use a 4layer PCB for high-power applications. For best results, refer to Figure 4 and follow the guidelines below.

- 1. Place the output capacitor (C2A ~ C2C) as close to VOUT and PGND as possible.
- 2. Place a 0.1µF capacitor close to the IC (C2D) to reduce the PCB parasitical inductance.
- 3. Place the FB divider R1 and R2 as close to FB as possible.
- 4. Keep the FB trace far away from noise sources, such as the SW node.
- 5. Connect the compensation components and SS capacitor to AGND with a short loop.
- 6. Connect the VDD capacitor to PGND with a short loop.
- 7. Keep the input loop (C1, L1, SW, and PGND) as small as possible.
- 8. Place enough GND vias close to the MP3429 for good thermal dissipation.
- 9. Use separated AGND and PGND layouts, connected them between the AGND and PGND pins under the package.



Figure 4: Recommended Layout

#### **Design Example**

Table 1 shows a design example following the application guidelines for the specifications below.

| Table 1: | Design | Example |
|----------|--------|---------|
|----------|--------|---------|

| V <sub>IN</sub>  | 2.7 - 8.4V         |
|------------------|--------------------|
| V <sub>OUT</sub> | 9V                 |
| OUT (continuous) | 3A <sup>(14)</sup> |
| IOUT (peak)      | 3.5A               |

The detailed application schematic is shown in Figure 5. The typical performance and circuit waveforms are shown in the Typical Performance Characteristics section. For more device applications, please refer to related evaluation board datasheet.

#### NOTE:

14) The MP3429 temperature may be high when VIN is 2.7V and the load is 3A. Decrease the load based on the permitted temperature performance when VIN is too low.

# **TYPICAL APPLICATION CIRCUIT**

╢╼┸═



Figure 5:  $V_{IN} = 2.7 - 8.4V$ ,  $V_{OUT} = 9V$ ,  $I_{OUT} = 3.5A$ 



# PACKAGE INFORMATION

QFN-13 (3mmx4mm)

<u>0.6</u>0

0.00

0.60

 $\frac{0.45}{0.55}$ 

<u>1.95</u> 2.05 .95

2.05

0.35

8

6 0.50

**BOTTOM VIEW** 











#### **RECOMMENDED LAND PATTERN**

#### NOTE:

 LAND PATTERNS OF PIN1,7 AND 8 HAVE THE SAME LENGTH AND WIDTH.
ALL DIMENSIONS ARE IN MILLIMETERS.
LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX.
JEDEC REFERENCE IS MO-220.
DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.