

## **General Description**

The SY98202 is a high efficiency 1.7MHz synchronous step-down DC/DC converter capable of delivering 2A current, which integrates an inductor into a compact  $3\times3\times2$ mm QFN package. The SY98202 operates over a wide input voltage range from 4.5V to 23V and integrates main switch and synchronous switch with very low R<sub>DS(ON)</sub> to minimize the conduction loss.

SY98202 features adjustable soft-start time, enable control and power good indicator for system sequence control. The device also provides cycle-by-cycle current limit, short circuit protection and thermal shutdown protection for reliable operation.

## **Ordering Information**



### Features

- low  $R_{DS(ON)}$  for Internal Switches (Top/Bottom):  $105m\Omega/50m\Omega$
- 4.5-23V Input Voltage Range
- 2A Output Current Capability
- 1.7MHz Switching Frequency
- Instant PWM Architecture to Achieve Fast Transient Responses
- Cycle-by-cycle Peak Current Limitation
- Adjustable soft-start Time
- Hic-cup Mode Output Short Circuit Protection
- $\pm 1.5\%$  0.6V Reference
- Power Good Indicator
- QFN3×3-10 Package

## Applications

- Set Top Box
- Portable TV
- Access Point Router
- DSL Modem
- LCD TV

# **Typical Applications**



Figure1. Schematic Diagram



## Pinout (top view)



#### (QFN3×3-10)

Top Mark: **BGB**xyz (Device code: **BGB**; x=year code, y=week code, z= lot number code)

| Pin Name | Pin Number | Pin Description                                                                                                                                                                                |  |  |
|----------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| EN       | 1          | nable control. Pull high to turn on. Do not leave it floating.                                                                                                                                 |  |  |
| PG       | 2          | pen drain power good indicator. Externally pull high when the output is in regulation nge. Otherwise pull low.                                                                                 |  |  |
| SS       | 3          | Soft-start programming pin. Connect a capacitor from this pin to ground to program the soft-start time. $t_{SS}=C_{SS} \times 0.6V/5 \ \mu$ A. Leave this pin open for default 1ms soft-start. |  |  |
| FB       | 4          | Output Feedback Pin. Connect this pin to the center point of the output resistor divider (as shown in figure 1) to program the output voltage: $V_{OUT}=0.6 \times (1+R_1/R_2)$ .              |  |  |
| OUT      | 5          | Output pin. Decouple this pin to ground with at least a 10 µF MLCC.                                                                                                                            |  |  |
| GND      | 6          | Ground pin.                                                                                                                                                                                    |  |  |
| BS       | 7          | Boot-Strap Pin. Supply high side gate driver. Decouple this pin to LX pin with a $0.1 \mu\text{F}$ ceramic cap.                                                                                |  |  |
| LX       | 8,10       | Inductor pin. Connect this pin to the switching node of inductor.                                                                                                                              |  |  |
| IN       | 9          | Input pin. Decouple this pin to GND pin with at least a 1 µF ceramic cap.                                                                                                                      |  |  |



#### IN Input UVLO 4.5V Current Sense Internal Power BS EN 1.5V LX PWM Control & FB OUT Protect 0.6\ Short Circuit Logic Protection Thermal Current Sense Protection PG Soft Start SS GND Control

Figure2. Block Diagram

## Absolute Maximum Ratings (Note 1)

| Supply Input Voltage                                       | 25V           |
|------------------------------------------------------------|---------------|
| BS-LX, SS                                                  | 4V            |
| All other pins                                             | VIN + 0.3V    |
| Power Dissipation, $P_D @ T_A = 25 $ °C, QFN3×3-10(Note 2) | 2.2W          |
| Package Thermal Resistance (Note 2)                        |               |
| θ <sub>JA</sub>                                            | 56 °C/W       |
| θ <sub>JC</sub>                                            | 7.5 ℃/W       |
| Junction Temperature Range                                 | 150 °C        |
| Lead Temperature (Soldering, 10 sec.)                      | 260 °C        |
| Storage Temperature Range                                  | 65 ℃ to 150 ℃ |

## Recommended Operating Conditions (Note 3)

| Supply Input Voltage       | 4.5V to 23V                                                      |
|----------------------------|------------------------------------------------------------------|
| Junction Temperature Range | -40 ${\ensuremath{\mathbb C}}$ to 125 ${\ensuremath{\mathbb C}}$ |
| Ambient Temperature Range  | -40 ${\ensuremath{\mathbb C}}$ to 85 ${\ensuremath{\mathbb C}}$  |



# **Electrical Characteristics**

( $V_{IN} = 12V$ ,  $V_{OUT} = 3.3V$ ,  $C_{OUT} = 22 \,\mu$ F,  $T_A = 25 \,^{\circ}$ C,  $I_{OUT} = 1A$ , unless otherwise specified)

| Parameter                             | Symbol                | Test Conditions                              | Min   | Тур | Max   | Unit              |
|---------------------------------------|-----------------------|----------------------------------------------|-------|-----|-------|-------------------|
| Input Voltage Range                   | V <sub>IN</sub>       |                                              | 4.5   |     | 23    | V                 |
| Quiescent Current                     | IQ                    | $I_{OUT}=0, V_{FB}=V_{REF}\times 105\%$      |       | 115 |       | μA                |
| Shutdown Current                      | ISHDN                 | EN=0                                         |       | 6.5 | 10    | μA                |
| Feedback Reference Voltage            | V <sub>REF</sub>      |                                              | 0.591 | 0.6 | 0.609 | V                 |
| Top FET RON                           | R <sub>DS(ON)1</sub>  |                                              |       | 105 |       | mΩ                |
| Top FET Peak Current Limit            | I <sub>LIM,TOP</sub>  | Note 4                                       |       | 4.5 |       | А                 |
| Bottom FET RON                        | R <sub>DS(ON)2</sub>  |                                              |       | 50  |       | mΩ                |
| Bottom FET Valley Current<br>Limit    | I <sub>LIM,BOT</sub>  |                                              | 2.7   | 3.3 | 3.9   | А                 |
| EN Rising Threshold                   | V <sub>ENH</sub>      |                                              | 1.5   |     |       | V                 |
| EN Falling Threshold                  | V <sub>ENL</sub>      |                                              |       |     | 0.4   | V                 |
|                                       | V <sub>PG</sub>       | V <sub>FB</sub> falling, PG from high to low |       | 90  |       | %V <sub>REF</sub> |
| Power Good Threshold                  |                       | V <sub>FB</sub> rising, PG from low to high  |       | 95  |       | %V <sub>REF</sub> |
| Power Good Threshold                  |                       | V <sub>FB</sub> rising, PG from high to low  |       | 115 |       | %V <sub>REF</sub> |
|                                       |                       | V <sub>FB</sub> falling, PG from low to high |       | 110 |       | %V <sub>REF</sub> |
| Power Good Delay Time                 | t <sub>PG_F</sub>     | Note 4, PG falling edge                      |       | 10  |       | μs                |
| Fower Good Delay Time                 | t <sub>PG_R</sub>     | Note 4, PG rising edge                       |       | 60  |       | μs                |
| Oscillator Frequency                  | F <sub>OSC</sub>      |                                              |       | 1.7 |       | MHz               |
| Soft-start Charging Current           | I <sub>SS</sub>       |                                              |       | 5   |       | μA                |
| Short Circuit Protection Wait<br>Time | t <sub>WAIT,SCP</sub> | Note 4                                       |       | 3   |       | ms                |
| Short Circuit Protection Off<br>Time  | t <sub>OFF,SCP</sub>  | Note 4                                       |       | 15  |       | ms                |
| Input UVLO Threshold                  | V <sub>UVLO</sub>     |                                              |       |     | 4.5   | V                 |
| Input UVLO Hysteresis                 | V <sub>HYS</sub>      |                                              |       | 0.3 |       | V                 |
| Min ON Time                           |                       | Note 4                                       |       | 80  |       | ns                |
| Min OFF Time                          |                       | Note 4                                       |       | 160 |       | ns                |
| Thermal Shutdown<br>Temperature       | T <sub>SD</sub>       | Note 4                                       |       | 150 |       | °C                |
| Thermal Shutdown Hysteresis           | T <sub>HYS</sub>      | Note 4                                       |       | 15  |       | C                 |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2:  $P_D$ ,  $\theta_{JA}$ ,  $\theta_{JC}$  is measured in the natural convection at  $T_A = 25$  °C on a two-layer Silergy Evaluation Board.

Note 3: The device is not guaranteed to function outside its operating conditions.

Note 4: Design Guarantee.



# **Typical Performance Characteristics**





Efficiency vs. Output Current







Time (200µs/div)





Time (200µs/div)



#### Startup from Enable



Time (800µs/div)



Time (200µs/div)



Time (10ms/div)

Short Circuit Protection  $(V_{IN}=12V, V_{OUT}=3.3V, 0A \text{ to Short})$ 



Time (10ms/div)



Time (400ns/div)

AN\_SY98202 Rev.0.9A © 2019 Silergy Corp.



The SY98202 is a high efficiency 1.7MHz synchronous step down DC/DC converter capable of delivering 2A current. The SY98202 operates over a wide input voltage range from 4.5V to 23V and integrates main switch and synchronous switch with very low  $R_{DS(ON)}$  to minimize the conduction loss.

SY98202 features adjustable soft-start time, enable control and power good indicator for system sequence control. The device also provides cycle-bycycle current limit, short circuit protection and thermal shutdown protection for reliable operation.

## **Applications Information**

Because of the high integration in the SY98202, the application circuit based on this regulator is rather simple. Only input capacitor  $C_{IN}$ , output capacitor Cour and feedback resistors ( $R_1$  and  $R_2$ ) need to be selected for the targeted applications specifications.

#### Feedback Resistor Dividers R1 and R2:

Choose  $R_1$  and  $R_2$  to program the proper output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both  $R_1$  and  $R_2$ . A value of between  $10k\Omega$ and  $1M\Omega$  is highly recommended for both resistors. If  $V_{OUT}$  is 3.3V,  $R_1$ =100k is chosen, then using following equation,  $R_2$  can be calculated to be 22.1k:

$$R_2 = \frac{0.6V}{V_{OUT} - 0.6V} R_1$$



#### Input Capacitor CIN:

The ripple current through input capacitor is calculated as:

$$I_{_{\rm CIN\_RMS}} = I_{_{\rm OUT}} \cdot \sqrt{D(1\!-\!D)} \cdot$$

To minimize the potential noise problem, we place a typical X5R or a better grade ceramic capacitor really close to the IN and GND pins. Care should be taken

to minimize the loop area formed by  $C_{IN},$  and IN/GND pins. In this case, a  $10\,\mu F$  low ESR ceramic capacitor is recommended.

#### **Output Capacitor Cour:**

The output capacitor is selected to handle the output ripple noise requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting this capacitor. For the best performance, it is recommended to use X5R or a better grade ceramic capacitor greater than  $10 \,\mu\text{F}$  capacitance.

#### External Bootstrap Cap

This capacitor provides the gate driver voltage for internal high side MOSEFET. A 100nF low ESR ceramic capacitor connected between BS pin and LX pin is recommended.



#### Load Transient Considerations:

The SY98202 regulator integrates the compensation components to achieve good stability and fast transient responses. In some applications, adding a ceramic capacitor in parallel with  $R_1$  may further speed up the load transient responses and it is recommended for applications with large load transient step requirements.



#### Soft-start:

The SY98202 provides programmable soft-start time feature. The minimum soft-start time is 1ms typically when SS pin is floating. Connect a capacitor across SS pin and GND to program the soft-start time.

#### $t_{SS}(ms)=Css(nF)\times 0.6V/5 \,\mu A$ Power Good Indication

PG is an open-drain output pin. This pin will pull to ground if output voltage is lower than 95% or higher than 115% of regulation voltage. Otherwise this pin will go to a high impedance state.



#### Layout Design:

The layout design of SY98202 regulator is relatively simple. For the best efficiency and minimum noise problem, we should place the following components close to the IC:  $C_{IN}$ ,  $R_1$  and  $R_2$ .

- 1) It is desirable to maximize the PCB copper area connected to GND pin to achieve the best thermal and noise performance. If the board space allowed, a ground plane is highly desirable.
- 2)  $C_{IN}$  must be close to Pins IN and GND. The loop area formed by  $C_{IN}$  and GND must be minimized.
- 3) The PCB copper area associated with LX pin must be minimized to avoid the potential noise problem.
- The components R<sub>1</sub> and R<sub>2</sub>, and the trace connected to the FB pin must NOT be adjacent to the LX net on the PCB layout to avoid the noise problem.
- 5) If the system chip interfacing with the EN pin has a high impedance state at shutdown mode

and the IN pin is connected directly to a power source such as a Li-Ion battery, it is desirable to add a pull down  $1M\Omega$  resistor between the EN and GND pins to prevent the noise from falsely turning on the regulator at shutdown mode.

#### PCB Layout Suggestion:



Figure 3. PCB Layout Suggestion



AN\_SY98202

## QFN3×3-10 Package Outline







## **Taping & Reel Specification**

### 1. QFN3×3 taping orientation



2. Carrier Tape & Reel specification for packages



| Package | Tape width | Pocket    | Reel size | Trailer    | Leader length | Qty per |
|---------|------------|-----------|-----------|------------|---------------|---------|
| types   | (mm)       | pitch(mm) | (Inch)    | length(mm) | (mm)          | reel    |
| QFN3×3  | 12         | 8         | 13"       | 400        | 400           | 3000    |

### 3. Others: NA



#### **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2019 Silergy Corp.

All Rights Reserved.