SBVS010D - JANUARY 2000 - REVISED SEPTEMBER 2005 # DMOS 500mA Low-Dropout Regulator #### **FEATURES** - NEW DMOS TOPOLOGY: Ultra Low Dropout Voltage: 115mV Typ at 500mA and 3.3V Output Output Capacitor NOT Required for Stability - FAST TRANSIENT RESPONSE - VERY LOW NOISE: 33μVrms - HIGH ACCURACY: ±2% max - HIGH EFFICIENCY: $I_{GND}$ = 1mA at $I_{OUT}$ = 500mA Not Enabled: $I_{GND}$ = 0.5 $\mu$ A - 2.5V, 2.7V, 3.0V, 3.3V, 5.0V, AND ADJUSTABLE OUTPUT VERSIONS - FOLDBACK CURRENT LIMIT - THERMAL PROTECTION - OUTPUT VOLTAGE ERROR INDICATOR(1) - SMALL SURFACE-MOUNT PACKAGES: SOT223-5, DDPAK-5, SO-8 #### APPLICATIONS - PORTABLE COMMUNICATION DEVICES - BATTERY-POWERED EQUIPMENT - PERSONAL DIGITAL ASSISTANTS - MODEMS - BAR-CODE SCANNERS - BACKUP POWER SUPPLIES #### DESCRIPTION The REG103 is a family of low-noise, low-dropout, linear regulators with low ground pin current. Its new DMOS topology provides significant improvement over previous designs, including low-dropout voltage (only 115 mV typ at full load), and better transient performance. In addition, no output capacitor is required for stability, unlike conventional low-dropout regulators that are difficult to compensate and require expensive low ESR capacitors greater than $1 \mu F$ . Typical ground pin current is only 1mA (at $I_{OUT} = 500$ mA) and drops to 0.5 $\mu$ A in *not enabled* mode. Unlike regulators with PNP pass devices, quiescent current remains relatively constant over load variations and under dropout conditions. The REG103 has very low output noise (typically $33\mu Vrms$ for $V_{OUT}=3.3V$ with $C_{NR}=0.01\mu F$ ), making it ideal for use in portable communications equipment. On-chip trimming results in high output voltage accuracy. Accuracy is maintained over temperature, line, and load variations. Key parameters are tested over the specified temperature range ( $-40^{\circ}C$ to $+85^{\circ}C$ ). The SO-8 version of the REG103 has an ERROR pin that provides a *power good* flag, indicating the regulator is in regulation. The REG103 is well protected—internal circuitry provides a current limit that protects the load from damage. Thermal protection circuitry keeps the chip from being damaged by excessive temperature. In addition to the SO-8 package, the REG103 is also available in the DDPAK and the SOT223-5. NOTE: (1) SO-8 Package Only. (2) Optional. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. #### **ABSOLUTE MAXIMUM RATINGS(1)** | Supply Input Voltage, V <sub>IN</sub> | 0.3V to 16V | |-----------------------------------------------------|--------------------------| | Enable Input Voltage, V <sub>EN</sub> | –0.3V to V <sub>IN</sub> | | Feedback Voltage, V <sub>FB</sub> | 0.3V to 6.0V | | NR Pin Voltage, V <sub>NR</sub> | 0.3V to 6.0V | | Error Flag Output | 0.3V to 6V | | Error Flag Current | 2mA | | Output Short-Circuit Duration | Indefinite | | Operating Temperature Range | . −55°C to +125°C | | Storage Temperature Range | . −65°C to +150°C | | Junction Temperature | . −55°C to +150°C | | Lead Temperature (soldering, 3s, SO-8, SOT, and DDP | PAK) +240°C | | ESD Rating: HBM (V <sub>OUT</sub> to GND) | 1.5kV | | HBM (All other pins) | 2kV | | CDM | 500V | NOTE: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. # ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### PACKAGE/ORDERING INFORMATION(1) | PRODUCT | V <sub>OUT</sub> | |-------------------|--------------------------------------------------------------------------| | REG103xx-yyyy/zzz | XX is package designator. | | | YYYY is typical output voltage (5 = 5.0V, 2.85 = 2.85V, A = Adjustable). | | | ZZZ is package quantity. | (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. #### **PIN CONFIGURATIONS** #### **ELECTRICAL CHARACTERISTICS** **Boldface** limits apply over the specified temperature range, $T_J = -40^{\circ}C$ to $+85^{\circ}C$ . At $T_J = +25^{\circ}C$ , $V_{IN} = V_{OUT} + 1V$ ( $V_{OUT} = 3.0V$ for REG103-A), $V_{ENABLE} = 2V$ , $I_{OUT} = 10$ mA, $C_{NR} = 0.01 \mu F$ , and $C_{OUT} = 0.1 \mu F^{(1)}$ , unless otherwise noted. | | | | RE | REG103GA, UA, FA | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------|--------------------------------------------|--|--|--| | PARAMETER | | CONDITION | MIN | TYP | MAX | UNITS | | | | | OUTPUT VOLTAGE Output Voltage Range REG103-2.5 REG103-2.7 REG103-3.0 REG103-3.3 REG103-5 REG103-A Reference Voltage Adjust Pin Current Accuracy T <sub>J</sub> = -40°C to +85°C vs Temperature | V <sub>OUT</sub> V <sub>REF</sub> I <sub>ADJ</sub> dV <sub>OUT</sub> /dT | T <sub>J</sub> = −40°C to +85°C | $V_{REF}$ | 2.5<br>2.7<br>3.0<br>3.3<br>5<br>1.295<br>0.2<br>±0.5 | 5.5<br>1<br>±2<br>±2.8 | V<br>V<br>V<br>V<br>V<br>μA<br>%<br>ppm/°C | | | | | vs Line and Load $T_J = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | $I_{OUT} = 10 \text{mA to } 500 \text{mA}, V_{IN} = (V_{OUT} + 0.7 \text{V}) \text{ to } 15 \text{V}$<br>$V_{IN} = (V_{OUT} + 0.9 \text{V}) \text{ to } 15 \text{V}$ | | ±0.5 | ±2.5<br>± <b>3.5</b> | %<br>% | | | | | DC DROPOUT VOLTAGE <sup>(2, 3)</sup> For all models except 5V For 5V model For all models except 5V $T_J = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ For 5V models $T_J = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | $V_{DROP}$ | I <sub>OUT</sub> = 10mA<br>I <sub>OUT</sub> = 500mA<br>I <sub>OUT</sub> = 500mA<br>I <sub>OUT</sub> = <b>500mA</b> | | 3<br>115<br>160 | 25<br>200<br>250<br><b>230</b><br><b>280</b> | mV<br>mV<br>mV<br>mV | | | | | $\label{eq:VOLTAGE NOISE} \begin{split} & \text{f} = \text{10Hz to 100kHz} \\ & \text{Without $C_{NR}$ (all models)} \\ & \text{With $C_{NR}$ (all fixed voltage models)} \end{split}$ | $V_n$ | $C_{NR} = 0, C_{OUT} = 0$<br>$C_{NR} = 0.01 \mu F, C_{OUT} = 10 \mu F$ | 3)<br>1) | DμVrms/V • V <sub>OL</sub><br>DμVrms/V • V <sub>OL</sub> | UT<br>UT | μVrms<br>μVrms | | | | | OUTPUT CURRENT<br>Current Limit <sup>(4)</sup><br>$T_J = -40$ °C to +85°C | I <sub>CL</sub> | | 550<br><b>500</b> | 700 | 950<br><b>1000</b> | mA<br>mA | | | | | RIPPLE REJECTION<br>f = 120Hz | | | | 65 | | dB | | | | | ENABLE CONTROL V <sub>ENABLE</sub> HIGH (output enabled) V <sub>ENABLE</sub> LOW (output disabled) I <sub>ENABLE</sub> HIGH (output enabled) I <sub>ENABLE</sub> LOW (output disabled) Output Disable Time Output Enable Soft Start Time | V <sub>ENABLE</sub> | $V_{\text{ENABLE}}$ = 2V to $V_{\text{IN}}$ , $V_{\text{IN}}$ = 2.1V to 6.5 <sup>(5)</sup> $V_{\text{ENABLE}}$ = 0V to 0.5V | 2<br>-0.2 | 1<br>2<br>50<br>1.5 | V <sub>IN</sub><br>0.5<br>100<br>100 | V<br>V<br>nA<br>nA<br>μs<br>ms | | | | | ERROR FLAG <sup>(6)</sup> Current, Logic HIGH (open drain)—Non Voltage, Logic LOW—On Error | mal Operation | V <sub>IN</sub> = V <sub>ERROR</sub> = V <sub>OUT</sub> + 1V<br>Sinking 500μA | | 0.1<br>0.2 | 10<br>0.4 | μA<br>V | | | | | THERMAL SHUTDOWN Junction Temperature Shutdown Reset from Shutdown | | | | 150<br>130 | | °°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°° | | | | | GROUND PIN CURRENT<br>Ground Pin Current<br>ENABLE Pin LOW | $I_{GND}$ | $I_{OUT}$ = 10mA<br>$I_{OUT}$ = 500mA<br>$V_{ENABLE} \le 0.5V$ | | 0.5<br>1<br>0.5 | 0.7<br>1.3 | mA<br>mA<br>μA | | | | | INPUT VOLTAGE Operating Input Voltage Range <sup>(7)</sup> Specified Input Voltage Range T <sub>J</sub> = -40°C to +85°C | $V_{IN}$ | V <sub>IN</sub> > 2.7V<br>V <sub>IN</sub> > 2.9V | 2.1<br>V <sub>OUT</sub> + 0.7<br>V <sub>OUT</sub> + <b>0.9</b> | | 15<br>15<br><b>15</b> | V<br>V | | | | | TEMPERATURE RANGE Specified Range Operating Range Storage Range | TJ | | -40<br>-55<br>-65 | | +85<br>+125<br>+150 | ဝိဝိဝိ | | | | | Thermal Resistance<br>DDPAK-5 Surface-Mount<br>SO-8 Surface-Mount<br>SOT223-5 Surface-Mount | $egin{array}{l} heta_{ m JC} \ heta_{ m JC} \ heta_{ m JC} \end{array}$ | Junction-to-Case<br>Junction-to-Ambient<br>Junction-to-Case | | 4<br>150<br>15 | | °C/W<br>°C/W<br>°C/W | | | | NOTES: (1) The REG103 does not require a minimum output capacitor for stability. However, transient response can be improved with proper capacitor selection. - (2) Dropout voltage is defined as the input voltage minus the output voltage that produces a 2% change in the output voltage from the value at V<sub>IN</sub> = V<sub>OUT</sub> + 1V at fixed load. - (3) Not applicable for $V_{OUT}$ less than 2.7V. - (4) Current limit is the output current that produces a 10% change in output voltage from V<sub>IN</sub> = V<sub>OUT</sub> + 1V and I<sub>OUT</sub> = 10mA. - (5) For $V_{IN} > 6.5V$ , see typical characteristic $V_{ENABLE}$ vs $I_{ENABLE}$ . - $(6) \ \ Logic \ low \ indicates \ out-of-regulation \ condition \ by \ approximately \ 10\%, \ or \ thermal \ shutdown.$ - (7) The REG103 no longer regulates when V<sub>IN</sub> < V<sub>OUT</sub> + V<sub>DROP (MAX)</sub>. In drop-out or when the input voltage is between 2.7V and 2.1V, the impedance from V<sub>IN</sub> to V<sub>OUT</sub> is typically less than 1Ω at T<sub>J</sub> = +25°C. See typical characteristic. ## TYPICAL CHARACTERISTICS For all models, at $T_J$ = +25°C and $V_{\text{ENABLE}}$ = 2V, unless otherwise noted. # **TYPICAL CHARACTERISTICS (Cont.)** For all models, at $T_J$ = +25°C and $V_{ENABLE}$ = 2V, unless otherwise noted. # **TYPICAL CHARACTERISTICS (Cont.)** For all models, at $T_J = +25^{\circ}C$ and $V_{ENABLE} = 2V$ , unless otherwise noted. # **TYPICAL CHARACTERISTICS (Cont.)** For all models, at $T_J$ = +25°C and $V_{ENABLE}$ = 2V, unless otherwise noted. #### BASIC OPERATION The REG103 series is a family of LDO (Low Drop-Out) linear regulators. The family includes five fixed output versions (2.5V to 5.0V) and an adjustable output version. An internal DMOS power device provides low dropout regulation with near constant ground pin current (largely independent of load and drop-out conditions) and very fast line and load transient response. All versions include internal current limit and thermal shutdown circuitry. Figure 1 shows the basic circuit connections for the fixed voltage models. Figure 2 gives the connections for the adjustable output version (REG103A) and example resistor values for some commonly used output voltages. Values for other voltages can be calculated from the equation shown in Figure 2. The SO-8 package provides two pins each for $V_{\rm IN}$ and $V_{\rm OUT}$ . Both sets of pins **MUST** be used and connected adjacent to the device. FIGURE 1. Fixed Voltage Nominal Circuit for REG103. None of the versions require an output capacitor for regulator stability. The REG103 will accept any output capacitor type less than $1\mu F$ . For capacitance values larger than $1\mu F$ , the effective ESR should be greater than $0.1\Omega$ . This minimum ESR value includes parasitics such as printed circuit board traces, solder joints, and sockets. A minimum $0.1\mu F$ low ESR capacitor connected to the input supply voltage is recommended. #### INTERNAL CURRENT LIMIT The REG103 internal current limit has a typical value of 700mA. A fold-back feature limits the short-circuit current to a typical short-circuit value of 40mA. This circuit will protect the regulator from damage under all load conditions. A typical characteristic of $V_{OUT}$ versus $I_{OUT}$ is given in Figure 3a. Care should be taken in high current applications to avoid ground currents flowing in the circuit board traces causing voltage drops between points on the circuit. If voltage drops occur on the circuit board ground that causes the load ground voltage to be much lower than the ground voltage seen by the ground pin on the REG103, the foldback current may approach zero and the REG103 may not start up. In these types of applications, a large value resistor can be placed between $V_{\rm IN}$ and $V_{\rm OUT}$ to help "boost" up the output of the REG103 during start-up, see Figure 3b. The value for the "boost" resistor should be chosen so that the current through the "boost" resistor is less than the minimum load current: $R_{\rm BOOST} > (V_{\rm IN} - V_{\rm OUT})/I_{\rm LOAD}$ . Typically, a good value for a "boost" resistor is $5 {\rm k} \Omega$ . FIGURE 2. Adjustable Voltage Circuit for REG103A. FIGURE 3. Foldback Current Limit and Boost Circuit. #### **ENABLE** The ENABLE pin allows the regulator to be turned on and off. This pin is active HIGH and compatible with standard TTL-CMOS levels. Inputs below 0.5V (max) turn the regulator off and all circuitry is disabled. Under this condition, ground pin current drops to approximately 0.5 $\mu A$ . When not used, the ENABLE pin may be connected to $V_{\rm IN}$ . Internal to the part, the ENABLE pin is connected to an input resistor-zener diode circuit, as shown in Figure 4, creating a nonlinear input impedance. The ENABLE Pin Current versus Applied Voltage relationship is shown in Figure 5. When the ENABLE pin is connected to a voltage greater than 10V, a series resistor may be used to limit the current. FIGURE 4. ENABLE Pin Equivalent Input Circuit. FIGURE 5. ENABLE Pin Current versus Applied Voltage. #### **ERROR FLAG** The error indication pin, only available on the SO-8 package version, provides a fault indication out-of-regulation condition. During a fault condition, $\overline{ERROR}$ is pulled LOW by an open drain output device. The pin voltage, in the fault state, is typically less than 0.2V at 500 $\mu$ A. A fault condition is indicated when the output voltage differs (either above or below) from the specified value by approximately 10%. Figure 6 shows a typical fault-monitoring application. FIGURE 6. ERROR Pin Typical Fault-Monitoring Circuit. #### **OUTPUT NOISE** A precision band-gap reference is used for the internal reference voltage, $V_{REF}$ , for the REG103. This reference is the dominant noise source within the REG103. It generates approximately 45 $\mu$ Vrms in the 10Hz to 100kHz bandwidth at the reference output. The regulator control loop gains up the reference noise, so that the noise voltage of the regulator is approximately given by: $$V_{N} = 45\mu V rms \frac{R_1 + R_2}{R2} = 45\mu V rms \bullet \frac{V_{OUT}}{V_{REF}}$$ Since the value of $V_{REF}$ is 1.295V, this relationship reduces to: $$V_{\rm N} = 35 \, \frac{\mu \text{Vrms}}{V} \bullet V_{\rm OUT}$$ Connecting a capacitor, $C_{NR}$ , from the Noise-Reduction (NR) pin to ground, can reduce the output noise voltage. Adding $C_{NR}$ , as shown in Figure 7, forms a low-pass filter for the voltage reference. For $C_{NR}=10$ nF, the total noise in the 10Hz to 100kHz bandwidth is reduced by approximately a factor of 3.5, as shown in Figure 8. FIGURE 8. Output Noise versus Noise-Reduction Capacitor. The REG103 adjustable version does not have the noise-reduction pin available, however, the adjust pin is the summing junction of the error amplifier. A capacitor, $C_{FB}$ , connected from the output to the adjust pin will reduce both the output noise and the peak error from a load transient. Figure 9 shows improved output noise performance for two capacitor combinations. FIGURE 9. Output Noise Density on Adjustable Versions. The REG103 utilizes an internal charge pump to develop an internal supply voltage sufficient to drive the gate of the DMOS pass element above $V_{\rm IN}$ . The charge-pump switching noise (nominal switching frequency = 2MHz) is not measurable at the output of the regulator. #### **DROP-OUT VOLTAGE** The REG103 uses an N-channel DMOS as the "pass" element. When the input voltage is within a few hundred millivolts of the output voltage, the DMOS device behaves like a resistor. Therefore, for low values of $V_{\rm IN}$ to $V_{\rm OUT}$ , the regulator's input-to-output resistance is the Rds\_ON of the DMOS pass element (typically $230 {\rm m}\Omega$ ). For static (DC) loads, the REG103 will typically maintain regulation down to $V_{\rm IN}$ to $V_{\rm OUT}$ voltage drop of 115mV at full-rated output current. In Figure 10, the bottom line (DC dropout) shows the minimum $V_{\rm IN}$ to $V_{\rm OUT}$ voltage drop required to prevent drop-out under DC load conditions. FIGURE 7. Block Diagram. For large step changes in load current, the REG103 requires a larger voltage drop across it to avoid degraded transient response. The boundary of this "transient drop-out" region is shown as the top line in Figure 10. Values of $V_{\rm IN}$ to $V_{\rm OUT}$ voltage drop above this line insure normal transient response. FIGURE 10. Transient and DC Dropout. In the transient dropout region between "DC" and "Transient", transient response recovery time increases. The time required to recover from a load transient is a function of both the magnitude and rate of the step change in load current and the available "headroom" $V_{\rm IN}$ to $V_{\rm OUT}$ voltage drop. Under worst-case conditions (full-scale load change with $V_{\rm IN}$ to $V_{\rm OUT}$ voltage drop close to DC dropout levels), the REG103 can take several hundred microseconds to re-enter the specified window of regulation. #### TRANSIENT RESPONSE The REG103 response to transient line and load conditions improves at lower output voltages. The addition of a capacitor (nominal value 10nF) from the output pin to ground may improve the transient response. In the adjustable version, the addition of a capacitor, $C_{FB}$ (nominal value 10nF), from the output to the adjust pin will also improve the transient response. #### THERMAL PROTECTION Power dissipated within the REG103 will cause the junction temperature to rise. The REG103 has thermal shutdown circuitry that protects the regulator from damage. The thermal protection circuitry disables the output when the junction temperature reaches approximately 150°C, allowing the device to cool. When the junction temperature cools to approximately 130°C, the output circuitry is again enabled. Depending on various conditions, the thermal protection circuit may cycle on and off. This limits the dissipation of the regulator, but may have an undesirable effect on the load. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat sink. For reliable operation, junction temperature should be limited to 125°C, maximum. To estimate the margin of safety in a complete design (including heat sink), increase the ambient temperature until the thermal protection is triggered. Use worst-case loads and signal conditions. For good reliability, thermal protection should trigger more than 35°C above the maximum expected ambient condition of your application. This produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load. The internal protection circuitry of the REG103 has been designed to protect against overload conditions. It was not intended to replace proper heat sinking. Continuously running the REG103 into thermal shutdown will degrade reliability. #### **POWER DISSIPATION** The REG103 is available in three different package configurations. The ability to remove heat from the die is different for each package type and, therefore, presents different considerations in the printed circuit board (PCB) layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. While it is difficult to impossible to quantify all of the variables in a thermal design of this type, performance data for several configurations are shown in Figure 11. In all cases, the PCB copper area is bare copper, free of solder-resist mask, and not solder plated. All examples are for 1-ounce copper. Using heavier copper will increase the effectiveness in moving the heat from the device. In those examples where there is copper on both sides of the PCB, no connection has been provided between the two sides. The addition of plated through holes will improve the heat sink effectiveness. FIGURE 11. Maximum Power Dissipation versus Ambient Temperature for the Various Packages and PCB Heat Sink Configurations. Power dissipation depends on input voltage and load conditions. Power dissipation is equal to the product of the average output current times the voltage across the output element, $V_{\rm IN}$ to $V_{\rm OUT}$ voltage drop. $$P_D = (V_{IN} - V_{OUT}) \bullet I_{OUT(AVG)}$$ Power dissipation can be minimized by using the lowest possible input voltage necessary to assure the required output voltage. #### **REGULATOR MOUNTING** The tab of both packages is electrically connected to ground. For best thermal performance, the tab of the DDPAK surface-mount version should be soldered directly to a circuit- board copper area. Increasing the copper area improves heat dissipation. Figure 12 shows typical thermal resistance from junction to ambient as a function of the copper area for the DDPAK. Although the tabs of the DDPAK and the SOT-223 are electrically grounded, they are not intended to carry any current. The copper pad that acts as a heat sink should be isolated from the rest of the circuit to prevent current flow through the device from the tab to the ground pin. Solder pad footprint recommendations for the various REG103 devices are presented in the Application Bulletin "Solder Pad Recommendations for Surface-Mount Devices" (SBFA015), available from the Texas Instruments web site (www.ti.com). FIGURE 12. Thermal Resistance versus PCB Area for the Five-Lead DDPAK. FIGURE 13. Thermal Resistance versus PCB Area for the Five-Lead SOT-223. www.ti.com 23-May-2025 #### **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|----------------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | REG103FA-2.5KTTT | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 50 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-2.5 | | REG103FA-2.5KTTT.A | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 50 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-2.5 | | REG103FA-2.5KTTT.B | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 50 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-2.5 | | REG103FA-2.5KTTTG3 | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 50 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-2.5 | | REG103FA-3.3KTTT | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 50 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-3.3 | | REG103FA-3.3KTTT.A | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 50 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-3.3 | | REG103FA-3.3KTTT.B | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 50 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-3.3 | | REG103FA-5KTTT | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 50 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-5 | | REG103FA-5KTTT.B | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 50 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-5 | | REG103FA-5KTTTG3 | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 50 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-5 | | REG103FA-A/500 | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 500 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-A | | REG103FA-A/500.A | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 500 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-A | | REG103FA-A/500.B | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 500 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-A | | REG103FA-AKTTT | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 50 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-A | | REG103FA-AKTTT.A | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 50 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-A | | REG103FA-AKTTT.B | Active | Production | DDPAK/<br>TO-263 (KTT) 5 | 50 TUBE | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103FA-A | | REG103GA-2.5 | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103G25 | 23-May-2025 www.ti.com | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | REG103GA-2.5.A | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103G25 | | REG103GA-2.5.B | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103G25 | | REG103GA-3.3 | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103G33 | | REG103GA-3.3.A | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103G33 | | REG103GA-3.3.B | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103G33 | | REG103GA-3.3/2K5 | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103G33 | | REG103GA-3.3/2K5.A | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103G33 | | REG103GA-3.3/2K5.B | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103G33 | | REG103GA-5 | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103G50 | | REG103GA-5.B | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103G50 | | REG103GA-5/2K5 | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | R103G50 | | REG103GA-5/2K5.B | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 85 | R103G50 | | REG103GA-5G4 | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103G50 | | REG103GA-A | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103GA | | REG103GA-A.A | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103GA | | REG103GA-A.B | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103GA | | REG103GA-A/2K5 | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103GA | | REG103GA-A/2K5.A | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103GA | | REG103GA-A/2K5.B | Active | Production | SOT-223 (DCQ) 6 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103GA | | REG103GA-AG4 | Active | Production | SOT-223 (DCQ) 6 | 78 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | R103GA | | REG103UA-2.5 | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U25 | | REG103UA-2.5.A | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U25 | | REG103UA-2.5.B | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U25 | | REG103UA-2.5/2K5 | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U25 | | REG103UA-2.5/2K5.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U25 | | REG103UA-2.5/2K5.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U25 | 23-May-2025 www.ti.com | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | REG103UA-3.3 | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103UA4 | | REG103UA-3.3.A | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103UA4 | | REG103UA-3.3.B | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103UA4 | | REG103UA-3.3/2K5 | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103UA4 | | REG103UA-3.3/2K5.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103UA4 | | REG103UA-3.3/2K5.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103UA4 | | REG103UA-5 | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U50 | | REG103UA-5.B | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U50 | | REG103UA-5/2K5 | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U50 | | REG103UA-5/2K5.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U50 | | REG103UA-A | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U-A | | REG103UA-A.A | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U-A | | REG103UA-A.B | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U-A | | REG103UA-A/2K5 | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U-A | | REG103UA-A/2K5.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U-A | | REG103UA-A/2K5.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U-A | | REG103UA-AG4 | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | REG<br>103U-A | #### PACKAGE OPTION ADDENDUM www.ti.com 23-May-2025 - (1) Status: For more details on status, see our product life cycle. - (2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 23-May-2025 #### TAPE AND REEL INFORMATION # TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 - | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | REG103GA-3.3/2K5 | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 7.1 | 7.45 | 1.88 | 8.0 | 12.0 | Q3 | | REG103GA-5/2K5 | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 6.85 | 7.3 | 1.88 | 8.0 | 12.0 | Q3 | | REG103GA-A/2K5 | SOT-223 | DCQ | 6 | 2500 | 330.0 | 12.4 | 7.1 | 7.45 | 1.88 | 8.0 | 12.0 | Q3 | | REG103UA-2.5/2K5 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | REG103UA-3.3/2K5 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | REG103UA-5/2K5 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | REG103UA-A/2K5 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 23-May-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | REG103GA-3.3/2K5 | SOT-223 | DCQ | 6 | 2500 | 346.0 | 346.0 | 29.0 | | REG103GA-5/2K5 | SOT-223 | DCQ | 6 | 2500 | 356.0 | 356.0 | 36.0 | | REG103GA-A/2K5 | SOT-223 | DCQ | 6 | 2500 | 346.0 | 346.0 | 29.0 | | REG103UA-2.5/2K5 | SOIC | D | 8 | 2500 | 356.0 | 356.0 | 35.0 | | REG103UA-3.3/2K5 | SOIC | D | 8 | 2500 | 356.0 | 356.0 | 35.0 | | REG103UA-5/2K5 | SOIC | D | 8 | 2500 | 356.0 | 356.0 | 35.0 | | REG103UA-A/2K5 | SOIC | D | 8 | 2500 | 356.0 | 356.0 | 35.0 | www.ti.com 23-May-2025 #### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | REG103GA-2.5 | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | REG103GA-2.5.A | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | REG103GA-2.5.B | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | REG103GA-3.3 | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | REG103GA-3.3.A | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | REG103GA-3.3.B | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | REG103GA-5 | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | REG103GA-5.B | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | REG103GA-5G4 | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | REG103GA-A | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | REG103GA-A.A | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | REG103GA-A.B | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | REG103GA-AG4 | DCQ | SOT-223 | 6 | 78 | 532.13 | 8.63 | 3.6 | 3.68 | | REG103UA-2.5 | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | REG103UA-2.5.A | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | REG103UA-2.5.B | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | REG103UA-3.3 | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | REG103UA-3.3.A | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | REG103UA-3.3.B | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | REG103UA-5 | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | REG103UA-5.B | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | REG103UA-A | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | REG103UA-A.A | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | REG103UA-A.B | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | REG103UA-AG4 | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | # KTT (R-PSFM-G5) ## PLASTIC FLANGE-MOUNT PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash or protrusion not to exceed 0.005 (0,13) per side. - Falls within JEDEC T0—263 variation BA, except minimum lead thickness, maximum seating height, and minimum body length. NOTES: A. - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-SM-782 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. - F. This package is designed to be soldered to a thermal pad on the board. Refer to the Product Datasheet for specific thermal information, via requirements, and recommended thermal pad size. For thermal pad sizes larger than shown a solder mask defined pad is recommended in order to maintain the solderable pad geometry while increasing copper area. PLASTIC SMALL OUTLINE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. PLASTIC SMALL OUTLINE NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.6. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated