## 150 mA, 16V, High-Performance LDO #### Features: - High PSRR: >70 dB @ 1 kHz, Typical - 56.0 µA Typical Quiescent Current - Input Operating Voltage Range: 3.6V to16.0V - · 150 mA Output Current for All Output Voltages - Low-Dropout Voltage, 300 mV Typical @ 150 mA - 0.4% Typical Output Voltage Tolerance - Standard Output Voltage Options (1.8V, 2.5V, 2.8V, 3.0V, 3.3V, 4.0V, 5.0V) - Output Voltage Range 1.8V to 5.5V in 0.1V Increments (tighter increments also possible per design) - Output Voltage Tolerances of ±2.0% Over Entire Temperature Range - Stable with Minimum 1.0 μF Output Capacitance - Power Good Output - Shutdown Input - True Current Foldback Protection - · Short-Circuit Protection - Overtemperature Protection #### **Applications:** - · Battery-Powered Devices - Battery-Powered Alarm Circuits - · Smoke Detectors - CO2 Detectors - Pagers and Cellular Phones - · Smart Battery Packs - PDAs - · Digital Cameras - Microcontroller Power - Consumer Products - · Battery-Powered Data Loggers #### **Related Literature:** - AN765, "Using Microchip's Micropower LDOs" (DS00765), Microchip Technology Inc., 2007 - AN766, "Pin-Compatible CMOS Upgrades to BiPolar LDOs" (DS00766), Microchip Technology Inc., 2003 - AN792, "A Method to Determine How Much Power a SOT23 Can Dissipate in an Application" (DS00792), Microchip Technology Inc., 2001 #### **Description:** The MCP1754/MCP1754S is a family of CMOS low dropout (LDO) voltage regulators that can deliver up to 150 mA of current while consuming only $56.0\,\mu\text{A}$ of quiescent current (typical). The input operating range is specified from 3.6V to 16.0V, making it an ideal choice for four to six primary cell battery-powered applications, 12V mobile applications and one to three-cell Li-lon-powered applications. The MCP1754/MCP1754S is capable of delivering 150 mA with only 300 mV (typical) of input to output voltage differential. The output voltage tolerance of the MCP1754/MCP1754S is typically $\pm 0.2\%$ at $\pm 2.0\%$ maximum over the operating junction temperature range of -40°C to $\pm 125$ °C. Line regulation is $\pm 0.01\%$ typical at $\pm 25$ °C. Output voltages available for the MCP1754/MCP1754S range from 1.8V to 5.5V. The LDO output is stable when using only 1 $\mu F$ of output capacitance. Ceramic, tantalum or aluminum electrolytic capacitors may all be used for input and output. Overcurrent limit and overtemperature shutdown provide a robust solution for any application. The MCP1754/MCP1754S family introduces a true current foldback feature. When the load impedance decreases beyond the MCP1754/MCP1754S load rating, the output current and voltage will gracefully foldback towards 30 mA at about 0V output. When the load impedance decreases and returns to the rated load, the MCP1754/MCP1754S follows the same foldback curve as the device comes out of current foldback. Package options for the MCP1754S include the SOT-23A, SOT-89-3, SOT-223-3 and 2x3 DFN-8. Package options for the MCP1754 include the SOT-23-5, SOT-223-5, and 2x3 DFN-8. #### Package Types - MCP1754S #### Package Types - MCP1754 ### Functional Block Diagram - MCP1754S #### Functional Block Diagram - MCP1754 #### **Typical Application Circuits** # 1.0 ELECTRICAL CHARACTERISTICS #### **Absolute Maximum Ratings †** | Input Voltage, V <sub>IN</sub> | +17.6V | |--------------------------------|---------------------------------------| | VIN, PWRGD, SHDN | (GND-0.3V) to (V <sub>IN</sub> +0.3V) | | VOUT | (GND-0.3V) to (+5.5V) | | Internal Power Dissipation | . Internally-Limited (Note 6) | | Output Short Circuit Current | Continuous | | Storage temperature | 55°C to +150°C | | Maximum Junction Temperature | 165°C (Note 7) | | Operating Junction Temperature | 40°C to +150°C | | ESD protection on all pins≥ | 4 kV HBM and $\geq$ 200V MM | † Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. #### AC/DC CHARACTERISTICS **Electrical Specifications:** Unless otherwise specified, all limits are established for $V_{IN} = V_R + 1V$ , **Note 1**, $I_{LOAD} = 1$ mA, $C_{OUT} = 1 \mu F$ (X7R), $C_{IN} = 1 \mu F$ (X7R), $T_{A} = +25^{\circ}C$ , $t_{r(VIN)} = 0.5V/\mu s$ , $\overline{SHDN} = V_{IN}$ , PWRGD = 10K to $V_{OUT}$ . **Boldface** type applies for junction temperatures, $T_{II}$ (**Note 7**) of -40°C to +125°C. | Parameters | Sym. | Min. | Тур. | Max. | Units | Conditions | |---------------------------------------------|------------------------|----------------------|----------------------|----------------------|-------------------|--------------------------------------------------------------------------------------------| | Input/Output Characteristics | | | | | | | | Input Operating Voltage | V <sub>IN</sub> | 3.6 | _ | 16.0 | V | | | Output Voltage Operating Range | V <sub>OUT-RANGE</sub> | 1.8 | _ | 5.5 | V | | | Input Quiescent Current | Iq | _ | 56 | 90 | μA | I <sub>L</sub> = 0 mA | | Input Quiescent Current for SHDN mode | I <sub>SHDN</sub> | _ | 0.1 | 5 | μΑ | SHDN = GND | | Ground Current | I <sub>GND</sub> | _ | 150 | 250 | μΑ | I <sub>LOAD</sub> = 150 mA | | Maximum Output Current | I <sub>OUT</sub> | 150 | _ | _ | mA | | | Output Soft Current<br>Limit | I <sub>OUT_SCL</sub> | _ | 250 | | mA | $V_{IN} = V_{IN(MIN)}$ , $V_{OUT} \ge 0.1V$ , Current measured 10 ms after load is applied | | Output Pulse Current<br>Limit | I <sub>OUT_PCL</sub> | _ | 250 | _ | mA | Pulse Duration < 100 ms, Duty<br>Cycle < 50%, V <sub>OUT</sub> ≥ 0.1V, <b>Note 6</b> | | Output Short Circuit<br>Foldback Current | I <sub>OUT_SC</sub> | _ | 30 | _ | mA | $V_{IN} = V_{IN(MIN)}, V_{OUT} = GND$ | | Output Voltage Overshoot on Startup | V <sub>OVER</sub> | _ | 0.5 | _ | %V <sub>OUT</sub> | $V_{IN} = 0$ to 16V, $I_{LOAD} = 150$ mA | | Output Voltage Regulation | V <sub>OUT</sub> | V <sub>R</sub> -2.0% | V <sub>R</sub> ±0.2% | V <sub>R</sub> +2.0% | V | Note 2 | | V <sub>OUT</sub> Temperature<br>Coefficient | TCV <sub>OUT</sub> | | 22 | | ppm/°C | Note 3 | - **Note** 1: The minimum $V_{IN}$ must meet two conditions: $V_{IN} \ge 3.6 \text{V}$ and $V_{IN} \ge V_R + V_{DROPOUT(MAX)}$ . - 2: V<sub>R</sub> is the nominal regulator output voltage when the input voltage V<sub>IN</sub> = V<sub>Rated</sub> + V<sub>DROPOUT(MAX)</sub> or V<sub>IN</sub> = 3.6V (whichever is greater); I<sub>OUT</sub> = 1 mA. - 3: TCV<sub>OUT</sub> = (V<sub>OUT-HIGH</sub> V<sub>OUT-LOW</sub>) \*10<sup>6</sup>/(V<sub>R</sub> \* $\Delta$ Temperature), V<sub>OUT-HIGH</sub> = highest voltage measured over the temperature range. V<sub>OUT-LOW</sub> = lowest voltage measured over the temperature range. - **4:** Load regulation is measured at a constant junction temperature using low duty cycle pulse testing. Changes in output voltage due to heating effects are determined using thermal regulation specification TCV<sub>OUT</sub>. - 5: Dropout voltage is defined as the input to output differential at which the output voltage drops 2% below the output voltage value that was measured with an applied input voltage of $V_{IN} = V_R + 1V$ or $V_{IN} = 3.6V$ (whichever is greater). - 6: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air (i.e., T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation causes the device operating junction temperature to exceed the maximum 150°C rating. Sustained junction temperatures above +150°C can impact the device reliability. - 7: The junction temperature is approximated by soaking the device under test at an ambient temperature equal to the desired junction temperature. The test time is small enough such that the rise in the junction temperature over the ambient temperature is not significant. #### AC/DC CHARACTERISTICS (CONTINUED) **Electrical Specifications:** Unless otherwise specified, all limits are <u>established</u> for $V_{IN} = V_R + 1V$ , **Note 1**, $I_{LOAD} = 1$ mA, $C_{OUT} = 1$ µF (X7R), $C_{IN} = 1$ µF (X7R), $T_{A} = +25$ °C, $T_{r(VIN)} = 0.5$ V/µs, $T_{IN} V/µ | Parameters | Sym. | Min. | Тур. | Max. | Units | Conditions | |--------------------------------------------------------------|---------------------------------------------------------------|-------|-------|----------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | Line Regulation | ΔV <sub>OUT</sub> /<br>(V <sub>OUT</sub> x ΔV <sub>IN</sub> ) | -0.05 | ±0.01 | +0.05 | %/V | $V_R + 1V \le V_{IN} \le 16V$ | | Load Regulation | $\Delta V_{OUT}/V_{OUT}$ | -1.1 | -0.4 | 0 | % | $I_L = 1.0 \text{ mA to } 150 \text{ mA}, \text{ Note 4}$ | | Dropout Voltage (Note 5) | $V_{DROPOUT}$ | _ | 300 | 500 | mV | I <sub>L</sub> = 150 mA | | Dropout Current | I <sub>DO</sub> | _ | 50 | 85 | μA | $V_{IN} = 0.95V_{R}, I_{OUT} = 0 \text{ mA}$ | | Undervoltage Lockout | | | | | | | | Undervoltage Lockout | UVLO | _ | 2.95 | _ | V | Rising V <sub>IN</sub> | | Undervoltage Lockout<br>Hysteresis | UVLO <sub>HYS</sub> | _ | 285 | _ | mV | Falling V <sub>IN</sub> | | Shutdown Input | | | | | | | | Logic High Input | V <sub>SHDN-HIGH</sub> | 2.4 | _ | V <sub>IN(MAX)</sub> | V | | | Logic Low Input | V <sub>SHDN-LOW</sub> | 0.0 | _ | 0.8 | V | | | Shutdown Input Leakage | SHDN <sub>ILK</sub> | _ | 0.100 | 0.500 | μA | SHDN = GND | | Current | | | 0.500 | 2.0 | | SHDN = 16V | | Power Good Output | | | | | | | | PWRGD Input Voltage<br>Operating Range | V <sub>PWRGD_VIN</sub> | 1.7 | _ | V <sub>IN</sub> | V | I <sub>SINK</sub> = 1 mA | | PWRGD Threshold Voltage<br>(Referenced to V <sub>OUT</sub> ) | $V_{PWRGD\_TH}$ | 90 | 92 | 94 | %V <sub>OUT</sub> | Falling Edge of V <sub>OUT</sub> | | PWRGD Threshold<br>Hysteresis | V <sub>PWRGD_HYS</sub> | _ | 2.0 | _ | %V <sub>OUT</sub> | Rising Edge of V <sub>OUT</sub> | | PWRGD Output Voltage Low | $V_{PWRGD\_L}$ | _ | 0.2 | 0.6 | V | I <sub>PWRGD_SINK</sub> = 5.0 mA,<br>V <sub>OUT</sub> = 0V | | PWRGD Output Sink<br>Current | I <sub>PWRGD_L</sub> | 5.0 | _ | _ | mA | V <sub>PWRGD</sub> ≤ 0.4V | | PWRGD Leakage Current | I <sub>PWRGD_LK</sub> | _ | 40 | 700 | nA | $V_{PWRGD}$ Pullup = 10 kΩ to $V_{IN}$ , $V_{IN}$ = 16V | | PWRGD Time Delay | T <sub>PG</sub> | _ | 100 | _ | μs | Rising Edge of $V_{OUT}$ , $R_{PULLUP} = 10 \text{ k}\Omega$ | | Detect Threshold to PWRGD<br>Active Time Delay | T <sub>VDET_PWRGD</sub> | _ | 200 | | μs | Falling Edge of $V_{OUT}$ after Transition from $V_{OUT} = V_{PRWRGD\_TH} + 50$ mV, to $V_{PWRGD\_TH} - 50$ mV, $R_{PULLUP} = 10$ k $\Omega$ to $V_{IN}$ | - Note 1: The minimum $V_{IN}$ must meet two conditions: $V_{IN} \ge 3.6 \text{V}$ and $V_{IN} \ge V_R + V_{DROPOUT(MAX)}$ . - V<sub>R</sub> is the nominal regulator output voltage when the input voltage V<sub>IN</sub> = V<sub>Rated</sub> + V<sub>DROPOUT(MAX)</sub> or V<sub>IN</sub> = 3.6V (whichever is greater); I<sub>OUT</sub> = 1 mA. - 3: TCV<sub>OUT</sub> = (V<sub>OUT-HIGH</sub> V<sub>OUT-LOW</sub>) \*10<sup>6</sup>/(V<sub>R</sub> \* ΔTemperature), V<sub>OUT-HIGH</sub> = highest voltage measured over the temperature range. V<sub>OUT-LOW</sub> = lowest voltage measured over the temperature range. - 4: Load regulation is measured at a constant junction temperature using low duty cycle pulse testing. Changes in output voltage due to heating effects are determined using thermal regulation specification TCV<sub>OUT</sub>. - 5: Dropout voltage is defined as the input to output differential at which the output voltage drops 2% below the output voltage value that was measured with an applied input voltage of V<sub>IN</sub> = V<sub>R</sub> + 1V or V<sub>IN</sub> = 3.6V (whichever is greater). - 6: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air (i.e., T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation causes the device operating junction temperature to exceed the maximum 150°C rating. Sustained junction temperatures above +150°C can impact the device reliability. - 7: The junction temperature is approximated by soaking the device under test at an ambient temperature equal to the desired junction temperature. The test time is small enough such that the rise in the junction temperature over the ambient temperature is not significant. #### AC/DC CHARACTERISTICS (CONTINUED) **Electrical Specifications:** Unless otherwise specified, all limits are <u>established</u> for $V_{IN} = V_R + 1V$ , **Note 1**, $I_{LOAD} = 1$ mA, $C_{OUT} = 1$ µF (X7R), $C_{IN} = 1$ µF (X7R), $T_{A} = +25$ °C, $t_{r(VIN)} = 0.5$ V/µs, $\overline{SHDN} = V_{IN}$ , PWRGD = 10K to $V_{OUT}$ . **Boldface** type applies for junction temperatures, $T_J$ (Note 7) of -40°C to +125°C. | Parameters | Sym. | Min. | Тур. | Max. | Units | Conditions | |------------------------------------------------------------------------------|--------------------------|------|------|------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AC Performance | | | | | _ | | | Output Delay From V <sub>IN</sub> To V <sub>OUT</sub> = 90% V <sub>REG</sub> | T <sub>DELAY</sub> | I | 240 | I | μs | $\begin{split} &V_{IN} = 0V \text{ to } 16V, V_{OUT} = 90\% V_{R}, \\ &t_{r (VIN)} = 5V/\mu \underline{s}, \\ &C_{OUT} = 1 \mu F, \overline{SHDN} = V_{IN} \end{split}$ | | Output Delay From V <sub>IN</sub> To V <sub>OUT</sub> > 0.1V | T <sub>DELAY_START</sub> | I | 80 | I | μs | $\begin{split} &V_{IN} = 0V \text{ to } 16V, \ V_{OUT} \geq 0.1V, \\ &t_{r \ (VIN)} = 5V/\mu \underline{s}, \\ &C_{OUT} = 1 \ \mu F, \overline{SHDN} = V_{IN} \end{split}$ | | Output Delay From SHDN to V <sub>OUT</sub> = 90% V <sub>REG</sub> | T <sub>DELAY_SHDN</sub> | l | 160 | l | μs | $\begin{split} V_{IN} &= 16 \text{V, } V_{O\underline{U}\underline{T}} = 90 \% \text{ V}_R, \\ C_{O\underline{U}\underline{T}} &= 1 \text{ $\mu$F, SHDN} = \text{GND to V}_{IN} \end{split}$ | | Output Noise | e <sub>N</sub> | | 3 | | μV/(Hz) <sup>1/2</sup> | $I_L = 50$ mA, $f = 1$ kHz,<br>$C_{OUT} = 1$ $\mu F$ | | Power Supply Ripple<br>Rejection Ratio | PSRR | | 72 | ١ | dB | $\begin{split} &V_R=5V,f=1\text{ kHz, I}_L=150\text{ mA},\\ &V_{INAC}=1V\text{ pk-pk, C}_{IN}=0\mu\text{F},\\ &V_{IN}=V_R+1.5V \end{split}$ | | Thermal Shutdown<br>Temperature | T <sub>SD</sub> | _ | 150 | _ | °C | Note 6 | | Thermal Shutdown<br>Hysteresis | ΔTSD | _ | 10 | | °C | | - **Note 1:** The minimum $V_{IN}$ must meet two conditions: $V_{IN} \ge 3.6 \text{V}$ and $V_{IN} \ge V_R + V_{DROPOUT(MAX)}$ . - V<sub>R</sub> is the nominal regulator output voltage when the input voltage V<sub>IN</sub> = V<sub>Rated</sub> + V<sub>DROPOUT(MAX)</sub> or V<sub>IN</sub> = 3.6V (whichever is greater); I<sub>OUT</sub> = 1 mA. - 3: TCV<sub>OUT</sub> = (V<sub>OUT-HIGH</sub> V<sub>OUT-LOW</sub>) \*10<sup>6</sup>/(V<sub>R</sub> \* ΔTemperature), V<sub>OUT-HIGH</sub> = highest voltage measured over the temperature range. V<sub>OUT-LOW</sub> = lowest voltage measured over the temperature range. - 4: Load regulation is measured at a constant junction temperature using low duty cycle pulse testing. Changes in output voltage due to heating effects are determined using thermal regulation specification TCV<sub>OUT</sub>. - 5: Dropout voltage is defined as the input to output differential at which the output voltage drops 2% below the output voltage value that was measured with an applied input voltage of $V_{IN} = V_R + 1V$ or $V_{IN} = 3.6V$ (whichever is greater). - 6: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air (i.e., T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation causes the device operating junction temperature to exceed the maximum 150°C rating. Sustained junction temperatures above +150°C can impact the device reliability. - 7: The junction temperature is approximated by soaking the device under test at an ambient temperature equal to the desired junction temperature. The test time is small enough such that the rise in the junction temperature over the ambient temperature is not significant. ### **TEMPERATURE SPECIFICATIONS (Note 1)** | Parameters | Sym. | Min. | Тур. | Max. | Units | Conditions | | |-------------------------------|-------------------|------|-------|------|-------|------------|--| | Temperature Ranges | | | | | | | | | Specified Temperature Range | T <sub>A</sub> | -40 | | +125 | °C | | | | Operating Temperature Range | TJ | -40 | | +150 | °C | | | | Storage Temperature Range | T <sub>A</sub> | -55 | | +150 | °C | | | | Thermal Package Resistance | | | | | | | | | Thermal Resistance, SOT-223-3 | $\theta_{JA}$ | _ | 62 | _ | °C/W | | | | | $\theta_{\sf JC}$ | _ | 15 | _ | | | | | Thermal Resistance, SOT-23A-3 | $\theta_{\sf JA}$ | _ | 336 | _ | °C/W | | | | | $\theta_{\sf JC}$ | _ | 110 | _ | | | | | Thermal Resistance, SOT-89-3 | $\theta_{JA}$ | _ | 153.3 | _ | °C/W | | | | | $\theta$ JC | _ | 100 | _ | | | | | Thermal Resistance, SOT-223-5 | $\theta_{JA}$ | _ | 62 | _ | °C/W | | | | | $\theta_{JC}$ | _ | 15 | | | | | | Thermal Resistance, 2X3 DFN | $\theta_{\sf JA}$ | _ | 93 | _ | °C/W | | | | | $\theta_{\sf JC}$ | _ | 26 | _ | | | | Note 1: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air (i.e., T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation causes the device operating junction temperature to exceed the maximum +150°C rating. Sustained junction temperatures above +150°C can impact the device reliability. #### 2.0 TYPICAL PERFORMANCE CURVES **Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range. - Note 1: Unless otherwise indicated $V_R = 3.3V$ , $C_{OUT} = 1 \mu F$ Ceramic (X7R), $C_{IN} = 1 \mu F$ Ceramic (X7R), $I_L = 1 \text{ mA}$ , $I_A = +25^{\circ}\text{C}$ , $V_{IN} = V_R + 1V$ or $V_{IN} = 3.6V$ (whichever is greater), $\overline{SHDN} = V_{IN}$ , package = SOT-223. - 2: Junction Temperature (T<sub>J</sub>) is approximated by soaking the device under test to an ambient temperature equal to the desired junction temperature. The test time is small enough such that the rise in junction temperature over the ambient temperature is not significant. **FIGURE 2-1:** Quiescent Current vs. Input Voltage. FIGURE 2-2: Quiescent Current vs. Input Voltage. **FIGURE 2-3:** Quiescent Current vs. Input Voltage. FIGURE 2-4: Ground Current vs. Load Current. **FIGURE 2-5:** Quiescent Current vs. Junction Temperature. **FIGURE 2-6:** Quiescent Current vs. Input Voltage. - Note 1: Unless otherwise indicated $V_R = 3.3V$ , $C_{OUT} = 1~\mu F$ Ceramic (X7R), $C_{IN} = 1~\mu F$ Ceramic (X7R), $I_L = 1~mA$ , $T_A = +25^{\circ}C$ , $V_{IN} = V_R + 1V$ or $V_{IN} = 3.6V$ (whichever is greater), SHDN = $V_{IN}$ , package = SOT-223. - 2: Junction Temperature (T<sub>J</sub>) is approximated by soaking the device under test to an ambient temperature equal to the desired junction temperature. The test time is small enough such that the rise in junction temperature over the ambient temperature is not significant. FIGURE 2-7: Output Voltage vs. Input Voltage. FIGURE 2-8: Output Voltage vs. Input Voltage. FIGURE 2-9: Output Voltage vs. Input Voltage. FIGURE 2-10: Output Voltage vs. Load Current. FIGURE 2-11: Output Voltage vs. Load Current. FIGURE 2-12: Output Voltage vs. Load Current. - Note 1: Unless otherwise indicated $V_R = 3.3V$ , $C_{OUT} = 1~\mu F$ Ceramic (X7R), $C_{IN} = 1~\mu F$ Ceramic (X7R), $I_L = 1~mA$ , $T_A = +25~^{\circ}C$ , $V_{IN} = V_R + 1V$ or $V_{IN} = 3.6V$ (whichever is greater), $\overline{SHDN} = V_{IN}$ , package = SOT-223. - 2: Junction Temperature (T<sub>J</sub>) is approximated by soaking the device under test to an ambient temperature equal to the desired junction temperature. The test time is small enough such that the rise in junction temperature over the ambient temperature is not significant. FIGURE 2-13: Dropout Voltage vs. Load Current. FIGURE 2-16: Dynamic Line Response. FIGURE 2-14: Dropout Voltage vs. Load Current. FIGURE 2-17: Short Circuit Current vs. Input Voltage. FIGURE 2-15: Dynamic Line Response. - Note 1: Unless otherwise indicated $V_R = 3.3V$ , $C_{OUT} = 1 \mu F$ Ceramic (X7R), $C_{IN} = 1 \mu F$ Ceramic (X7R), $I_L = 1 \mu A$ , $T_A = +25$ °C, $V_{IN} = V_R + 1V$ or $V_{IN} = 3.6V$ (whichever is greater), $\overline{SHDN} = V_{IN}$ , package = SOT-223. - 2: Junction Temperature (T<sub>J</sub>) is approximated by soaking the device under test to an ambient temperature equal to the desired junction temperature. The test time is small enough such that the rise in junction temperature over the ambient temperature is not significant. **FIGURE 2-18:** Temperature. Load Regulation vs. **FIGURE 2-19:** Temperature. Load Regulation vs. **FIGURE 2-20:** Temperature. Load Regulation vs. **FIGURE 2-21:** Line Regulation vs. Temperature. **FIGURE 2-22:** Line Regulation vs. Temperature. **FIGURE 2-23:** Line Regulation vs. Temperature. - Note 1: Unless otherwise indicated $V_R = 3.3V$ , $C_{OUT} = 1 \mu F$ Ceramic (X7R), $C_{IN} = 1 \mu F$ Ceramic (X7R), $I_L = 1 \mu A$ , $T_A = +25$ °C, $V_{IN} = V_R + 1V$ or $V_{IN} = 3.6V$ (whichever is greater), $\overline{SHDN} = V_{IN}$ , package = SOT-223. - 2: Junction Temperature (T<sub>J</sub>) is approximated by soaking the device under test to an ambient temperature equal to the desired junction temperature. The test time is small enough such that the rise in junction temperature over the ambient temperature is not significant. **FIGURE 2-24:** Power Supply Ripple Rejection vs. Frequency. FIGURE 2-25: Power Supply Ripple Rejection vs. Frequency. Startup From Shutdown. **FIGURE 2-26:** Output Noise vs. Frequency $(3 \text{ lines}, V_R = 1.2V, 3.3V, 5.0V).$ **FIGURE 2-29:** Short Circuit Current Foldback. - Note 1: Unless otherwise indicated $V_R = 3.3V$ , $C_{OUT} = 1~\mu F$ Ceramic (X7R), $C_{IN} = 1~\mu F$ Ceramic (X7R), $I_L = 1~mA$ , $T_A = +25~^{\circ}C$ , $V_{IN} = V_R + 1V$ or $V_{IN} = 3.6V$ (whichever is greater), $\overline{SHDN} = V_{IN}$ , package = SOT-223. - 2: Junction Temperature (T<sub>J</sub>) is approximated by soaking the device under test to an ambient temperature equal to the desired junction temperature. The test time is small enough such that the rise in junction temperature over the ambient temperature is not significant. **FIGURE 2-30:** Short Circuit Current Foldback. **FIGURE 2-31:** Short Circuit Current Foldback. **FIGURE 2-32:** Dynamic Load Response. **FIGURE 2-33:** Dynamic Load Response. #### 3.0 PIN DESCRIPTIONS The descriptions of the pins are listed in Table 3-1 and Table 3-2. TABLE 3-1: MCP1754 PIN FUNCTION TABLE | Pin No.<br>SOT223-5 | Pin No.<br>SOT23-5 | Pin No.<br>2X3 DFN | Name | Function | |---------------------|--------------------|--------------------|------------------|-------------------------------| | 4 | 5 | 1 | V <sub>OUT</sub> | Regulated Voltage Output | | 5 | 4 | 2 | PWRGD | Open-Drain Power Good Output | | _ | _ | 3,6,7 | NC | No Connection | | 3 | 2 | 4 | GND | Ground Terminal | | 1 | 3 | 5 | SHDN | Shutdown Input | | 2 | 1 | 8 | V <sub>IN</sub> | Unregulated Supply Voltage | | EP | _ | EP | GND | Exposed Pad, Connected to GND | TABLE 3-2: MCP1754S PIN FUNCTION TABLE | Pin No.<br>SOT223-3 | Pin No.<br>SOT23A | Pin No.<br>SOT89 | Pin No.<br>2X3 DFN | Name | Function | |---------------------|-------------------|------------------|--------------------|------------------|-------------------------------| | 3 | 2 | 3 | 1 | V <sub>OUT</sub> | Regulated Voltage Output | | _ | _ | _ | 2,3,5,6,7 | NC | No Connection | | 2 | 1 | 2 | 4 | GND | Ground Terminal | | 1 | 3 | 1 | 8 | V <sub>IN</sub> | Unregulated Supply Voltage | | EP | | EP | EP | GND | Exposed Pad, Connected to GND | #### 3.1 Regulated Output Voltage (V<sub>OUT</sub>) Connect $V_{OUT}$ to the positive side of the load and the positive terminal of the output capacitor. The positive side of the output capacitor should be physically located as close to the LDO $V_{OUT}$ pin as is practical. The current flowing out of this pin is equal to the DC load current. #### 3.2 Power Good Output (PWRGD) The PWRGD output is an open-drain output used to indicate when the LDO output voltage is within 92% (typically) of its nominal regulation value. The PWRGD threshold has a typical hysteresis value of 2%. The PWRGD output is delayed by 100 $\mu s$ (typical) from the time the LDO output is within 92% + 2% (typical hysteresis) of the regulated output value on power-up. This delay time is internally fixed. The PWRGD pin may be pulled up to $V_{IN}$ or $V_{OUT}$ . Pulling up to $V_{OUT}$ conserves power when the device is in shutdown $(\overline{SHDN}=0V)$ mode. #### 3.3 Ground Terminal (GND) Regulator ground. Tie GND to the negative side of the output and the negative side of the input capacitor. Only the LDO bias current flows out of this pin; there is no high current. The LDO output regulation is referenced to this pin. Minimize the voltage drops between this pin and the negative side of the load. #### 3.4 Shutdown Input (SHDN) The SHDN input is used to turn the LDO output voltage on and off. When the SHDN input is at a logic high level, the LDO output voltage is enabled. When the SHDN input is pulled to a logic low level, the LDO output voltage is disabled. When the SHDN input is pulled low, the PWRGD output also goes low and the LDO enters a low quiescent current shutdown state. #### 3.5 Unregulated Input Voltage (V<sub>IN</sub>) Connect V<sub>IN</sub> to the input unregulated source voltage. Like all low dropout linear regulators, low-source impedance is necessary for the stable operation of the LDO. The amount of capacitance required to ensure low-source impedance depends on the proximity of the input source capacitors or battery type. For most applications, 1 µF of capacitance ensures stable operation of the LDO circuit. The input capacitor should have a capacitance value equal to or larger than the output capacitor for performance applications. The input capacitor supplies the load current during transients and improves performance. For applications that have load currents below 10 mA, the input capacitance requirement can be lowered. The type of capacitor used may be ceramic, tantalum or aluminum electrolytic. The low ESR characteristics of the ceramic yields better noise and PSRR performance at high frequency. #### 3.6 Exposed Pad (EP) Some of the packages have an exposed metal pad on the bottom of the package. The exposed metal pad gives the device better thermal characteristics by providing a good thermal path to either the PCB or heat sink to remove heat from the device. The exposed pad of the package is internally connected to GND. #### 4.0 DEVICE OVERVIEW The MCP1754/MCP1754S is a 150 mA output current, Low Dropout (LDO) voltage regulator. The low dropout voltage of 300 mV typical at 150 mA of current makes it ideal for battery-powered applications. The input voltage range is 3.6V to 16.0V. Unlike other high output current LDOs, the MCP1754/MCP1754S typically draws only 150 $\mu\text{A}$ of quiescent current for a 150 mA load. The MCP1754 adds a shutdown control input pin and a power good output pin. The output voltage options are fixed. #### 4.1 LDO Output Voltage The MCP1754/MCP1754S LDO has a fixed output voltage. The output voltage range is 1.8V to 5.5V. # 4.2 Output Current and Current Limiting The MCP1754/MCP1754S LDO is tested and ensured to supply a minimum of 150 mA of output current. The MCP1754/MCP1754S has no minimum output load, so the output load current can go to 0 mA and the LDO will continue to regulate the output voltage to within tolerance. The MCP1754/MCP1754S also incorporates a true output current foldback. If the output load presents an excessive load due to a low-impedance short circuit condition, the output current and voltage will fold back towards 30 mA and 0V, respectively. The output voltage and current resume normal levels when the excessive load is removed. If the overload condition is a soft overload, the MCP1754/MCP1754S supplies higher load currents of up to typically 250 mA. This allows for device usage in applications that have pulsed load currents having an average output current value of 150 mA or less. Output overload conditions may also result in an overtemperature shutdown of the device. If the junction temperature rises above +150°C (typical), the LDO shuts down the output. See **Section 4.8** "Overtemperature Protection" for more information on overtemperature shutdown. #### 4.3 Output Capacitor The MCP1754/MCP1754S requires a minimum output capacitance of 1 $\mu$ F for output voltage stability. Ceramic capacitors are recommended because of their size, cost and environmentally robust qualities. Aluminum-electrolytic and tantalum capacitors can be used on the LDO output as well. The Equivalent Series Resistance (ESR) of the electrolytic output capacitor should be no greater than $2.0\Omega$ . The output capacitor should be located as close to the LDO output as is practical. Ceramic materials X7R and X5R have low temperature coefficients and are well within the acceptable ESR range required. A typical 1 µF X7R 0805 capacitor has an ESR of 50 milliohms. Larger LDO output capacitors are used with the MCP1754/MCP1754S to improve dynamic performance and power supply ripple rejection performance. A maximum of 1000 $\mu F$ is recommended. Aluminum-electrolytic capacitors are not recommended for low temperature applications of <-25°C. FIGURE 4-1: Typical Current Foldback. #### 4.4 Input Capacitor Low input source impedance is necessary for the LDO output to operate properly. When operating from batteries or in applications with long lead length (>10 inches) between the input source and the LDO, some input capacitance is recommended. A minimum of 1.0 $\mu F$ to 4.7 $\mu F$ is recommended for most applications. For applications that have output step load requirements, the input capacitance of the LDO is very important. The input capacitance provides the LDO with a good local low-impedance source to pull the transient currents from in order to respond quickly to the output load step. For good step response performance, the input capacitor should be of equivalent or higher value than the output capacitor. The capacitor should be placed as close to the input of the LDO as is practical. Larger input capacitors also help reduce any high-frequency noise on the input and output of the LDO and reduce the effects of any inductance that exists between the input source voltage and the input capacitance of the LDO. #### 4.5 Power Good Output (PWRGD) The open-drain PWRGD output is used to indicate when the output voltage of the LDO is within 94% (typical value, see Section 1.0 "Electrical Characteristics" for minimum and maximum specifications) of its nominal regulation value. As the output voltage of the LDO rises, the open-drain PWRGD output is actively held low until the output voltage has exceeded the power good threshold plus the hysteresis value. Once this threshold has been exceeded, the power good time delay is started (shown as $T_{PG}$ in the Electrical Characteristics table). The power good time delay is fixed at 100 $\mu s$ (typical). After the time delay period, the PWRGD open-drain output becomes inactive and may be pulled high by an external pull-up resistor, indicating that the output voltage is stable and within regulation limits. The power good output is typically pulled up to $V_{\text{IN}}$ or $V_{\text{OUT}}$ . Pulling the signal up to $V_{\text{OUT}}$ conserves power during Shutdown mode. If the output voltage of the LDO falls below the power good threshold, the power good output will transition low. The power good circuitry has a 200 µs delay when detecting a falling output voltage, which helps to increase noise immunity and avoid false triggering of the power good output during fast output transients. See Figure 4-2 for power good timing characteristics. When the LDO is put into Shutdown mode using the SHDN input, the power good output is pulled low immediately, indicating that the output voltage is out of regulation. The timing diagram for the power good output when using the shutdown input is shown in Figure 4-3. The power good output is an open-drain output that can be pulled up to any voltage equal to or less than the LDO input voltage. This output is capable of sinking 5 mA ( $V_{PWRGD}$ < 0.4V). FIGURE 4-2: Power Good Timing. FIGURE 4-3: Power Good Timing from Shutdown. ### 4.6 Shutdown Input (SHDN) The SHDN input is an active-low input signal that turns the LDO on and off. The SHDN threshold is a fixed voltage level. The minimum value of this shutdown threshold required to turn the output ON is 2.4V. The maximum value required to turn the output OFF is 0.8V. The SHDN input ignores low going pulses (pulses meant to shut down the LDO) that are up to 400 ns in pulse width. If the shutdown input is pulled low for more than 400 ns, the LDO enters Shutdown mode. This small bit of filtering helps to reject any system noise spikes on the shutdown input signal. On the rising edge of the $\overline{SHDN}$ input, the shutdown circuitry has a 70 µs delay before allowing the LDO output to turn on. This delay helps to reject any false turn-on signals or noise on the $\overline{SHDN}$ input signal. After the 70 µs delay, the LDO output enters its soft-start period as it rises from 0V to its final regulation value. If the $\overline{SHDN}$ input signal is pulled low during the 70 µs delay period, the timer resets and the delay time starts over again on the next rising edge of the $\overline{SHDN}$ input. The total time from the $\overline{SHDN}$ input going high (turn-on) to the LDO output being in regulation is typically 160 µs. See Figure 4-4 for a timing diagram of the $\overline{SHDN}$ input. **FIGURE 4-4:** Shutdown Input Timing Diagram. # 4.7 Dropout Voltage and Undervoltage Lockout Dropout voltage is defined as the input-to-output voltage differential at which the output voltage drops 2% below the nominal value that was measured with a $V_R + 1.0V$ differential applied. The MCP1754/MCP1754S LDO has a very low dropout voltage specification of 300 mV (typical) at 150 mA of output current. See Section 1.0 "Electrical Characteristics" for maximum dropout voltage specifications. The MCP1754/MCP1754S LDO operates across an input voltage range of 3.6V to 16.0V and incorporates input Undervoltage Lockout (UVLO) circuitry that keeps the LDO output voltage off until the input voltage reaches a minimum of 2.95V (typical) on the rising edge of the input voltage. As the input voltage falls, the LDO output remains on until the input voltage level reaches 2.70V (typical). For high-current applications, voltage drops across the PCB traces must be taken into account. The trace resistances can cause significant voltage drops between the input voltage source and the LDO. For applications with input voltages near 3.0V, these PCB trace voltage drops can sometimes lower the input voltage enough to trigger a shutdown due to undervoltage lockout. #### 4.8 Overtemperature Protection The MCP1754/MCP1754S LDO has temperature sensing circuitry to prevent the junction temperature from exceeding approximately +150°C. If the LDO junction temperature does reach +150°C, the LDO output is turned off until the junction temperature cools to approximately +137°C, at which point the LDO output automatically resumes normal operation. If the internal power dissipation continues to be excessive, the device will again shut off. The junction temperature of the die is a function of power dissipation, ambient temperature and package thermal resistance. See Section 5.0 "Application Circuits and Issues" for more information on LDO power dissipation and junction temperature. **NOTES:** # 5.0 APPLICATION CIRCUITS AND ISSUES #### 5.1 Typical Application The MCP1754/MCP1754S is most commonly used as a voltage regulator. Its low quiescent current and low dropout voltage make it ideal for many battery-powered applications. FIGURE 5-1: Typical Application Circuit. #### 5.1.1 APPLICATION INPUT CONDITIONS Package Type = SOT23 Input Voltage Range = 3.6V to 4.8V $V_{IN}$ maximum = 4.8V $V_{OLIT}$ typical = 1.8V $I_{OLIT} = 50 \text{ mA maximum}$ 5.2 Power Calculations #### 5.2.1 POWER DISSIPATION The internal power dissipation of the MCP1754/MCP1754S is a function of input voltage, output voltage and output current. The power dissipation, as a result of the quiescent current draw, is so low that it is insignificant (56.0 $\mu A \times V_{IN}$ ). The following equation can be used to calculate the internal power dissipation of the LDO. #### **EQUATION** $$P_{LDO} = (V_{IN(MAX)} - V_{OUT(MIN)}) \times I_{OUT(MAX)}$$ $P_{LDO}$ = LDO Pass device internal power dissipation $V_{IN(MAX)}$ = Maximum input voltage V<sub>OUT(MIN)</sub> = LDO minimum output voltage The maximum continuous operating junction temperature specified for the MCP1754/MCP1754S is +150°C. To estimate the internal junction temperature of the MCP1754/MCP1754S, the total internal power dissipation is multiplied by the thermal resistance from junction to ambient (R $\theta_{JA}$ ). The thermal resistance from junction to ambient for the SOT23A pin package is estimated at 336 °C/W. #### **EQUATION** $$T_{J(MAX)} = P_{TOTAL} \times R \theta_{JA} + T_{A(MAX)}$$ T<sub>J(MAX)</sub> = Maximum continuous junction temperature P<sub>TOTAL</sub> = Total device power dissipation $R\theta_{JA}$ = Thermal resistance from junction to ambient $T_{A(MAX)}$ = Maximum ambient temperature The maximum power dissipation capability of a package is calculated given the junction-to-ambient thermal resistance and the maximum ambient temperature for the application. The following equation can be used to determine the package maximum internal power dissipation. #### **EQUATION** $$P_{D(MAX)} = \frac{(T_{J(MAX)} - T_{A(MAX)})}{R\theta_{JA}}$$ P<sub>D(MAX)</sub> = Maximum device power dissipation $T_{J(MAX)}$ = Maximum continuous junction temperature $T_{A(MAX)}$ = Maximum ambient temperature $R\theta_{JA}\,$ = Thermal resistance from junction to ambient #### **EQUATION** $$T_{J(RISE)} = P_{D(MAX)} \times R\theta_{JA}$$ T<sub>J(RISE)</sub> = Rise in device junction temperature over the ambient temperature P<sub>D(MAX</sub> = Maximum device power dissipation $R\theta_{JA}$ = Thermal resistance from junction to ambient #### **EQUATION** $$T_I = T_{I(RISE)} + T_A$$ $T_J$ = Junction Temperature T<sub>J(RISE)</sub> = Rise in device junction temperature over the ambient temperature T<sub>A</sub> = Ambient temperature #### 5.3 Voltage Regulator Internal power dissipation, junction temperature rise, junction temperature and maximum power dissipation are calculated in the following example. The power dissipation, as a result of ground current, is small enough to be neglected. #### 5.3.1 POWER DISSIPATION EXAMPLE #### **Package** Package Type = SOT-23 Input Voltage $V_{IN} = 3.6V \text{ to } 4.8V$ #### **LDO Output Voltages and Currents** $V_{OUT} = 1.8V$ $I_{OUT} = 50 \text{ mA}$ #### **Maximum Ambient Temperature** $T_{A(MAX)} = +40^{\circ}C$ #### **Internal Power Dissipation** Internal Power dissipation is the product of the LDO output current multiplied by the voltage across the LDO ( $V_{\text{IN}}$ to $V_{\text{OUT}}$ ). $\begin{aligned} P_{LDO(MAX)} &= & \left(V_{IN(MAX)} - V_{OUT(MIN)}\right) \times I_{OUT(MAX)} \\ P_{LDO} &= & \left(4.8 \text{V} - \left(0.97 \times 1.8 \text{V}\right)\right) \times 50 \text{ mA} \\ P_{LDO} &= & 152.7 \text{ milliwatts} \end{aligned}$ #### 5.3.1.1 Device Junction Temperature Rise The internal junction temperature rise is a function of internal power dissipation and the thermal resistance from junction to ambient for the application. The thermal resistance from junction to ambient ( $R\theta_{JA}$ ) is derived from an EIA/JEDEC® standard for measuring thermal resistance for small surface mount packages. The EIA/ JEDEC specification is JESD51-7, "High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages". The standard describes the test method and board specifications for measuring the thermal resistance from junction to ambient. The actual thermal resistance for a particular application can vary depending on many factors, such as copper area and thickness. Refer to AN792, "A Method to Determine How Much Power a SOT23 Can Dissipate in an Application" (DS00792), for more information regarding this subject. $T_{J(RISE)} = P_{TOTAL} x R\theta_{JA}$ $T_{J(RISE)} = 152.7 \text{ milliwatts x } 336.0^{\circ}\text{C/Watt}$ $T_{J(RISE)} = 51.3$ °C #### 5.3.1.2 Junction Temperature Estimate To estimate the internal junction temperature, the calculated temperature rise is added to the ambient or offset temperature. For this example, the worst-case junction temperature is estimated as follows: $$T_J = T_{J(RISE)} + T_{A(MAX)}$$ $T_J = 91.3$ °C # Maximum Package Power Dissipation Examples at +40°C Ambient Temperature SOT-23 (336.0°C/Watt = $R\theta_{JA}$ ) $P_{D(MAX)} = (125^{\circ}C - 40^{\circ}C)/336^{\circ}C/W$ $P_{D(MAX)} = 253 \text{ milliwatts}$ SOT-89 (153.3°C/Watt = $R\theta_{JA}$ ) $P_{D(MAX)} = (125^{\circ}C - 40^{\circ}C)/153.3^{\circ}C/W$ $P_{D(MAX)} = 554 \text{ milliwatts}$ #### 5.4 Voltage Reference The MCP1754/MCP1754S can be used not only as a regulator, but also as a low quiescent current voltage reference. In many microcontroller applications, the initial accuracy of the reference can be calibrated using production test equipment or by using a ratio measurement. When the initial accuracy is calibrated, the thermal stability and line regulation tolerance are the only errors introduced by the MCP1754/MCP1754S LDO. The low-cost, low quiescent current and small ceramic output capacitor are all advantages when using the MCP1754/MCP1754S as a voltage reference. **FIGURE 5-2:** Using the MCP1754/MCP1754S as a Voltage Reference. #### 5.5 Pulsed Load Applications For some applications, there are pulsed load current events that may exceed the specified 150 mA maximum specification of the MCP1754/MCP1754S. The internal current limit of the MCP1754/MCP1754S prevents high peak load demands from causing non-recoverable damage. The 150 mA rating is a maximum average continuous rating. As long as the average current does not exceed 150 mA, pulsed higher load currents can be applied to the MCP1754/MCP1754S. The typical current limit for the MCP1754/MCP1754S is 250 mA ( $T_{\rm A}$ +25°C). **NOTES:** #### 6.0 PACKAGING INFORMATION #### 6.1 Package Marking Information | Part Number | Code | |--------------------|---------| | MCP1754S-1802E/DB | 1754S18 | | MCP1754ST-1802E/DB | 1754S18 | | MCP1754S-3302E/DB | 1754S33 | | MCP1754ST-3302E/DB | 1754S33 | | MCP1754S-5002E/DB | 1754S50 | | MCP1754ST-5002E/DB | 1754S50 | 3-Lead SOT-23A (MCP1754S only) | MCP1754ST-1802E/CB JCN | - | |---------------------------|----| | MODATE ACT COOCE (CD. IDA | IN | | MCP1754ST-3302E/CB JDN | IN | | MCP1754ST-5002E/CB JEN | IN | Example: Example: 3-Lead SOT-89 (MCP1754S only) | Part Number | Code | |-----------------------|----------| | P1754ST-1802E/MB MT | | | P1754ST-3302E/MB ML | JYYWW | | P1754ST-5002E/MB MV | /YYWW | | P1754ST-5002E/MB MV | / Y Y VV | **Legend:** XX...X Customer-specific information Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code e3 Pb-free JEDEC® designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator ( (e3)) can be found on the outer packaging for this package. **Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. ### **Package Marking Information (Continued)** 5-Lead SOT-223 (MCP1754 only) | Part Number | Code | |-------------------|--------| | MCP1754T-1802E/DC | 175418 | | MCP1754T-3302E/DC | 175433 | | MCP1754T-5002E/DC | 175450 | #### 5-Lead SOT-23A (2x3) (MCP1754 only) | Part Number | Code | |-------------------|------| | MCP1754T-1802E/OT | YQNN | | MCP1754T-3302E/OT | YRNN | | MCP1754T-5002E/OT | YSNN | Example: 8-Lead DFN (2x3) | Part Number | Code | Part Number | Code | |-------------------|------|--------------------|------| | MCP1754-1802E/MC | AKG | MCP1754S-1802E/MC | ALN | | MCP1754-3302E/MC | AKH | MCP1754S-3302E/MC | ALM | | MCP1754-5002E/MC | AKJ | MCP1754S-5002E/MC | ALL | | MCP1754T-1802E/MC | AKG | MCP1754ST-1802E/MC | ALN | | MCP1754T-3302E/MC | AKH | MCP1754ST-3302E/MC | ALM | | MCP1754T-5002E/MC | AKJ | MCP1754ST-5002E/MC | ALL | AKJ 335 25 Example: -PIN 1 ### 3-Lead Plastic Small Outline Transistor (DB) [SOT-223] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | 3 | |-----------------------|------------------|------|-------------|------| | | Dimension Limits | MIN | NOM | MAX | | Number of Leads | N | | 3 | • | | Lead Pitch | е | | 2.30 BSC | | | Outside Lead Pitch | e1 | | 4.60 BSC | | | Overall Height | A | _ | _ | 1.80 | | Standoff | A1 | 0.02 | _ | 0.10 | | Molded Package Height | A2 | 1.50 | 1.60 | 1.70 | | Overall Width | E | 6.70 | 7.00 | 7.30 | | Molded Package Width | E1 | 3.30 | 3.50 | 3.70 | | Overall Length | D | 6.30 | 6.50 | 6.70 | | Lead Thickness | С | 0.23 | 0.30 | 0.35 | | Lead Width | b | 0.60 | 0.76 | 0.84 | | Tab Lead Width | b2 | 2.90 | 3.00 | 3.10 | | Foot Length | L | 0.75 | _ | - | | Lead Angle | ф | 0° | _ | 10° | #### Notes: - 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side. - 2. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-032B ### 3-Lead Plastic Small Outline Transistor (DB) [SOT-223] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **RECOMMENDED LAND PATTERN** | | Units | | MILLIMETERS | | | |---------------------|------------------|----|-------------|----------|------| | | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | | Е | | 2.30 BSC | | | Overall Pitch | | E1 | 4.60 BSC | | | | Contact Pad Spacing | | С | | 6.10 | | | Contact Pad Width | | X1 | | | 0.95 | | Contact Pad Width | | X2 | | | 3.25 | | Contact Pad Length | | Υ | | | 1.90 | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2032A ### 3-Lead Plastic Small Outline Transistor (CB) [SOT-23A] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | | |--------------------------|------------------|------|-------------|------|--|--| | Dimensio | Dimension Limits | | NOM | MAX | | | | Number of Pins | N | | 3 | • | | | | Lead Pitch | е | | 0.95 BSC | | | | | Outside Lead Pitch | e1 | | 1.90 BSC | | | | | Overall Height | Α | 0.89 | _ | 1.45 | | | | Molded Package Thickness | A2 | 0.90 | _ | 1.30 | | | | Standoff | A1 | 0.00 | _ | 0.15 | | | | Overall Width | Е | 2.10 | _ | 3.00 | | | | Molded Package Width | E1 | 1.20 | _ | 1.80 | | | | Overall Length | D | 2.70 | _ | 3.10 | | | | Foot Length | L | 0.15 | _ | 0.60 | | | | Foot Angle | ф | 0° | _ | 30° | | | | Lead Thickness | С | 0.09 | _ | 0.26 | | | | Lead Width | b | 0.30 | _ | 0.51 | | | #### Notes: - 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side. - 2. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-130B #### 3-Lead Plastic Small Outline Transistor (CB) [SOT-23A] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | |-------------------------|-------------|------------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | Е | E 0.95 BSC | | | | Contact Pad Spacing | С | | 2.70 | | | Contact Pad Width (X3) | Х | | | 0.60 | | Contact Pad Length (X3) | Υ | | | 1.00 | | Distance Between Pads | G | 1.70 | | | | Overall Width | Z | | | 3.70 | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2130A ### 3-Lead Plastic Small Outline Transistor Header (MB) [SOT-89] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | MILLIM | IETERS | |------------------------------|----|--------|--------| | Dimension Limits | | MIN | MAX | | Number of Leads | N | ; | 3 | | Pitch | е | 1.50 | BSC | | Outside Lead Pitch | e1 | 3.00 | BSC | | Overall Height | Α | 1.40 | 1.60 | | Overall Width | Н | 3.94 | 4.25 | | Molded Package Width at Base | Е | 2.29 | 2.60 | | Molded Package Width at Top | E1 | 2.13 | 2.29 | | Overall Length | D | 4.39 | 4.60 | | Tab Length | D1 | 1.40 | 1.83 | | Foot Length | L | 0.79 | 1.20 | | Lead Thickness | С | 0.35 | 0.44 | | Lead 2 Width | b | 0.41 | 0.56 | | Leads 1 & 3 Width | b1 | 0.36 | 0.48 | #### Notes: - 1. Dimensions D and E do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side. - 2. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-029B #### 3-Lead Plastic Small Outline Transistor Header (MB) [SOT-89] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | |---------------------------|-------------|------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | E | E 1. | | | | Contact Pads 1 & 3 Width | X1 | | | 0.48 | | Contact Pad 2 Width | X2 | | | 0.56 | | Heat Slug Pad Width | X3 | | | 1.20 | | Contact Pads 1 & 3 Length | Y1 | | 1.40 | | | Contact 2 Pad Length | Y2 | | | 4.25 | | - | K | 2.60 | | 2.85 | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2029A #### 5-Lead Plastic Small Outline Transistor (DC) [SOT-223] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | | MILLIMETERS | | | | |-----------------------|------------|------|----------|-------------|--|--|--| | Dimensi | ion Limits | MIN | NOM | MAX | | | | | Number of Leads | N | | 5 | | | | | | Lead Pitch | е | | 1.27 BSC | | | | | | Outside Lead Pitch | e1 | | 5.08 BSC | | | | | | Overall Height | Α | _ | _ | 1.80 | | | | | Standoff | A1 | 0.02 | 0.06 | 0.10 | | | | | Molded Package Height | A2 | 1.55 | 1.60 | 1.65 | | | | | Overall Width | Е | 6.86 | 7.00 | 7.26 | | | | | Molded Package Width | E1 | 3.45 | 3.50 | 3.55 | | | | | Overall Length | D | 6.45 | 6.50 | 6.55 | | | | | Lead Thickness | С | 0.24 | 0.28 | 0.32 | | | | | Lead Width | b | 0.41 | 0.457 | 0.51 | | | | | Tab Lead Width | b2 | 2.95 | 3.00 | 3.05 | | | | | Foot Length | L | 0.91 | _ | 1.14 | | | | | Lead Angle | ф | 0° | 4° | 8° | | | | #### Notes: - 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side. - 2. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-137B #### 5-Lead Plastic Small Outline Transistor (DC) [SOT-223] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | | |-----------------------|-------------|------|----------|------|--| | Dimension Limits | | MIN | NOM | MAX | | | Pad Pitch | Е | | 1.27 BSC | | | | Overall Pad Pitch | E1 | | 5.08 BSC | | | | Pad Spacing | С | | 6.00 | | | | Pad Width | X1 | | | 0.65 | | | Pad Width | X2 | | | 3.20 | | | Pad Length | Υ | | | 2.00 | | | Distance Between Pads | G | 4.00 | | | | | Distance Between Pads | GX | 0.62 | | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2137A ### 5-Lead Plastic Small Outline Transistor (OT) [SOT-23] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | MILLIMETERS | | | |--------------------------|----|-------------|----------|------| | Dimension Limits | | MIN | NOM | MAX | | Number of Pins | N | | 5 | | | Lead Pitch | е | | 0.95 BSC | | | Outside Lead Pitch | e1 | | 1.90 BSC | | | Overall Height | Α | 0.90 | _ | 1.45 | | Molded Package Thickness | A2 | 0.89 | _ | 1.30 | | Standoff | A1 | 0.00 | _ | 0.15 | | Overall Width | Е | 2.20 | _ | 3.20 | | Molded Package Width | E1 | 1.30 | _ | 1.80 | | Overall Length | D | 2.70 | _ | 3.10 | | Foot Length | L | 0.10 | _ | 0.60 | | Footprint | L1 | 0.35 | _ | 0.80 | | Foot Angle | ф | 0° | _ | 30° | | Lead Thickness | С | 0.08 | _ | 0.26 | | Lead Width | b | 0.20 | _ | 0.51 | #### Notes: - 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side. - 2. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-091B ### 5-Lead Plastic Small Outline Transistor (OT) [SOT-23] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Units MILLIMETERS **Dimension Limits** MIN NOM MAX Contact Pitch 0.95 BSC Ε Contact Pad Spacing С 2.80 Contact Pad Width (X5) Χ 0.60 Contact Pad Length (X5) Υ 1.10 Distance Between Pads G 1.70 Distance Between Pads GX 0.35 Overall Width Z 3.90 #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2091A #### 8-Lead Plastic Dual Flat, No Lead Package (MC) - 2x3x0.9 mm Body [DFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | |------------------------|----------|----------|-------------|------|--| | Dimensio | n Limits | MIN | NOM | MAX | | | Number of Pins | N | | 8 | | | | Pitch | е | | 0.50 BSC | | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | | Contact Thickness | А3 | 0.20 REF | | | | | Overall Length | D | | 2.00 BSC | | | | Overall Width | Е | | 3.00 BSC | | | | Exposed Pad Length | D2 | 1.30 | _ | 1.55 | | | Exposed Pad Width | E2 | 1.50 | _ | 1.75 | | | Contact Width | b | 0.20 | 0.25 | 0.30 | | | Contact Length | L | 0.30 | 0.40 | 0.50 | | | Contact-to-Exposed Pad | K | 0.20 | _ | - | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package may have one or more exposed tie bars at ends. - 3. Package is saw singulated. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-123C ### 8-Lead Plastic Dual Flat, No Lead Package (MC) - 2x3x0.9mm Body [DFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | Units | | N | ILLIMETER: | S | | |----------------------------|----|------|------------|------|--| | Dimension Limits | | MIN | NOM | MAX | | | Contact Pitch | Е | | 0.50 BSC | | | | Optional Center Pad Width | W2 | | | 1.45 | | | Optional Center Pad Length | T2 | | | 1.75 | | | Contact Pad Spacing | C1 | | 2.90 | | | | Contact Pad Width (X8) | X1 | | | 0.30 | | | Contact Pad Length (X8) | Y1 | | | 0.75 | | | Distance Between Pads | G | 0.20 | | | | #### Notes: BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2123B <sup>1.</sup> Dimensioning and tolerancing per ASME Y14.5M #### APPENDIX A: REVISION HISTORY #### **Revision C (September 2013)** The following is the list of modifications: - 1. Corrected Product Identification System examples. - 2. Minor editorial corrections. #### **Revision B (April 2013)** The following is the list of modifications: - 1. Updated Note 5 in the AC/DC Characteristics table. - 2. Updated Figure 2-20. - 3. Minor grammatical and spelling corrections. ### **Revision A (August 2011)** Original data sheet for the MCP1754/MCP1754S family of devices. **NOTES:** ### PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | | | Examples: | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------| | PART NO. X- | <del>xx</del> | • | | Device Tape<br>and Reel | Output Feature Tolerance Temp. Package | a) MCP1754T-1802E/DC: 1.8V, 5LD SOT-223,<br>Tape and Reel | | | Voltage Code | b) MCP1754T-3302E/DC: 3.3V, 5LD SOT-223,<br>Tape and Reel | | Device: | MCP1754: 150 mA, 16V High-Performance LDO MCP1754T: 150 mA, 16V High-Performance LDO (Tape and Reel) (SOT) MCP1754ST: 150 mA, 16V High-Performance LDO MCP1754ST: 150 mA, 16V High-Performance LDO (Tape and Reel) (SOT) | c) MCP1754T-5002E/DC: 5.0V, 5LD SOT-223,<br>Tape and Reel | | | | a) MCP1754T-1802E/OT: 1.8V, 5LD SOT-23,<br>Tape and Reel | | | | b) MCP1754T-3302E/OT: 3.3V, 5LD SOT-23,<br>Tape and Reel | | | | c) MCP1754T-5002E/OT: 5.0V, 5LD SOT-23,<br>Tape and Reel | | Tape and Reel: | T = Tape and Reel | a) MCP1754T-1802E/MC: 1.8V, 8LD DFN,<br>Tape and Reel | | Output Voltage*: | 18 = 1.8V "Standard" | b) MCP1754T-3302E/MC: 3.3V, 8LD DFN,<br>Tape and Reel | | | 33 = 3.3V "Standard"<br>50 = 5.0V "Standard" | c) MCP1754T-5002E/MC: 5.0V, 8LD DFN,<br>Tape and Reel | | | *Contact factory for other voltage options | a) MCP1754ST-3302E/DB: 3.3V, 3LD SOT-223, Tape and Reel | | Extra Feature Code: | 0 = Fixed | b) MCP1754ST-5002E/DB: 5.0V, 3LD SOT-223,<br>Tape and Reel | | Tolerance: | 2 = 2% (Standard) | a) MCP1754ST-1802E/CB: 1.8V, 3LD SOT-23A,<br>Tape and Reel | | Temperature Range: | E = -40°C to +125°C | b) MCP1754ST-3302E/CB: 3.3V, 3LD SOT-23A,<br>Tape and Reel | | Package: | CB = Plastic Small Outline, (SOT-23A), 3-lead | c) MCP1754ST-5002E/CB: 5.0V, 3LD SOT-23A,<br>Tape and Reel | | | DB* = Plastic Small Outline, (SOT-223), 3-lead DC = Plastic Small Outline, (SOT223), 5-lead | a) MCP1754ST-1802E/MB: 1.8V, 3LD SOT-89,<br>Tape and Reel | | | MB = Plastic Small Outline, (SOT-89), 3-lead MC = Plastic Dual Flat, No Lead, (2x3 DFN), 8-lead OT = Plastic Small Outline, (SOT-23), 5-lead | b) MCP1754ST-3302E/MB: 3.3V, 3LD SOT-89,<br>Tape and Reel | | | *Note: The 3-lead SOT-223 (DB) is not a standard package | c) MCP1754ST-5002E/MB: 5.0V, 3LD SOT-89,<br>Tape and Reel | | | for output voltages below 3.0V | a) MCP1754ST-1802E/MC: 1.8V, 8LD DFN,<br>Tape and Reel | | | | b) MCP1754ST-3302E/MC: 3.3V, 8LD DFN,<br>Tape and Reel | | | | c) MCP1754ST-5002E/MC: 5.0V, 8LD DFN,<br>Tape and Reel | | | | | | | | 1 | **NOTES:** #### Note the following details of the code protection feature on Microchip devices: - · Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949= #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2011-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. ISBN: 978-1-62077-473-1 Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. ### **Worldwide Sales and Service** #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8569-7000 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 China - Hangzhou Tel: 86-571-2819-3187 Fax: 86-571-2819-3189 China - Hong Kong SAR Tel: 852-2943-5100 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8864-2200 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-3019-1500 Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310 Japan - Tokyo Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-5778-366 Fax: 886-3-5770-955 Taiwan - Kaohsiung Tel: 886-7-213-7828 Fax: 886-7-330-9305 Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820 08/20/13